Table 6: JTAG/SPI/Slave Serial Port: 2-mm Connector Signals (Cont'd)
Pin
JTAG
Number
Configuration
8
–
10
–
13
–
14
–
3, 5, 7, 9,
–
11
1, 12
–
Notes:
1.
The listed SPI pin names match those of SPI flash devices from ST Microelectronics. Pin names of compatible SPI devices from other
vendors can vary. Consult the vendor's SPI device data sheet for equivalent pin names.
2.
The signal pins (HALT_INIT_WP, TDI_DIN_MOSI, TDO_DONE_MISO, TCK_CCLK_SCK, TMS_PROG_SS) are bidirectional. Their
directions during cable operations are defined by the current configuration or programming mode (JTAG, SPI or Slave Serial).
3.
The target reference voltage must be regulated and not have a current-limiting resistor in series with the V
4.
For more details, see
Target System Connections, page 15
Platform Cable USB II Operating Characteristics
Table 7: Absolute Maximum Ratings
Symbol
V
USB Port Supply Voltage
BUS
V
Target Reference Voltage
REF
I
Target Supply Current
REF
T
Ambient Operating Temperature
A
DS593 (v1.2.1) March 17, 2011
MODE
SPI
Slave-Serial
(1)
Programming
Configuration
–
Done
–
DIN
–
PGND
–
INIT
–
–
–
–
and
(1)
Description
www.xilinx.com
(2)
Direction
Slave Serial Configuration Done. This pin
indicates to Platform Cable USB II that
target FPGAs have received the entire
configuration bitstream and should be
In
connected to the Done pin on all FPGAs in
parallel for daisy-chained configurations.
Additional CCLK cycles are issued following
the positive transition of Done to insure that
the configuration process is complete.
Slave Serial Configuration Data Input.
This pin outputs the serial input data stream
for target FPGAs and should be connected
Out
to the DIN pin of the target FPGA in a single-
device system, or to the DIN pin of the first
FPGA in a daisy-chain configuration.
Slave Serial Pseudo Ground. Use of this
pin is optional. PGND is pulled Low during
Slave Serial operations; otherwise, it is high-
Out
Z. This pin is connected to an open-drain
driver and requires a pull-up resistor on the
target system.
Slave Serial Configuration Initialization.
This pin indicates that configuration memory
is being cleared and should be connected to
In
the INIT_B pin of the target FPGA for a
single-device system, or to the INIT_B pin
on all FPGAs in parallel in a daisy-chain
configuration.
Digital Ground. All ground pins should be
–
connected to digital ground on the target
system to minimize crosstalk.
–
Not Connected.
Pseudo Ground Signal, page
Conditions
V
= 5.25V
REF
Platform Cable USB II
Description
(4)
pin.
REF
22.
Value
5.25
6.00
100
70
Units
V
V
mA
°
C
31
Need help?
Do you have a question about the Platform Cable USB II and is the answer not in the manual?
Questions and answers