APPLICATIO S I FOR ATIO
Larger diodes can result in additional transition losses due
to their larger junction capacitance. The diode may be
omitted if the efficiency loss can be tolerated.
C
Selection
IN
In continuous mode, the source current of the top
N-channel MOSFET is a square wave of duty cycle V
V
. To prevent large voltage transients, a low ESR input
IN
capacitor sized for the maximum RMS current must be
used. The maximum RMS capacitor current is given by:
V
≅
OUT
I
I
RMS
O MAX
(
)
V
V
IN
This formula has a maximum at V
= I
/2. This simple worst-case condition is commonly
OUT
used for design because even significant deviations do not
offer much relief. Note that capacitor manufacturers'
ripple current ratings are often based on only 2000 hours
of life. This makes it advisable to further derate the
capacitor, or to choose a capacitor rated at a higher
temperature than required. Several capacitors may also be
paralleled to meet size or height requirements in the
design. Always consult the manufacturer if there is any
question.
C
Selection
OUT
The selection of C
is primarily determined by the
OUT
effective series resistance (ESR) to minimize voltage ripple.
The output ripple (∆V
OUT
mined by:
∆
≈
∆
+
V
I ESR
OUT
L
8
Where f = operating frequency, C
tance, and ∆I
= ripple current in the inductor. The output
L
ripple is highest at maximum input voltage since ∆I
increases with input voltage. Typically, once the ESR
requirement for C
has been met, the RMS current
OUT
rating generally far exceeds the I
With ∆I
= 0.3I
the output ripple will be less than
L
OUT(MAX)
50mV at max V
assuming:
IN
1 2
/
V
IN
– 1
OUT
= 2V
, where I
IN
OUT
) in continuous mode is deter-
1
fC
OUT
= output capaci-
OUT
requirement.
RIPPLE(P-P)
C
required ESR < 2.2 R
OUT
C
> 1/(8fR
OUT
The first condition relates to the ripple current into the ESR
of the output capacitance while the second term guaran-
tees that the output capacitance does not significantly
discharge during the operating frequency period due to
/
OUT
ripple current. The choice of using smaller output capaci-
tance increases the ripple voltage due to the discharging
term but can be compensated for by using capacitors of
very low ESR to maintain the ripple voltage at or below
50mV. The I
pin OPTI-LOOP compensation compo-
TH
nents can be optimized to provide stable, high perfor-
mance transient response regardless of the output capaci-
tors selected.
RMS
The selection of output capacitors for CPU or other appli-
cations with large load current transients is primarily
determined by the voltage tolerance specifications of the
load. The resistive component of the capacitor, ESR,
multiplied by the load current change plus any output
voltage ripple must be within the voltage tolerance of the
load (CPU).
The required ESR due to a load current step is:
< ∆V/∆I
R
ESR
where ∆I is the change in current from full load to zero load
(or minimum load) and ∆V is the allowed voltage deviation
(not including any droop due to finite capacitance).
The amount of capacitance needed is determined by the
maximum energy stored in the inductor. The capacitance
must be sufficient to absorb the change in inductor current
when a high current to low current transition occurs. The
opposite load current transition is generally determined by
the control loop OPTI-LOOP components, so make sure
not to over compensate and slow down the response. The
minimum capacitance to assure the inductors' energy is
adequately absorbed is:
L
( )
∆
L I
>
( )
C
OUT
∆
2
V V
where ∆I is the change in load current.
LTC1736
SENSE
)
SENSE
2
OUT
13
Need help?
Do you have a question about the LTC1736 and is the answer not in the manual?