Example Of Setting X1 Oscillation Clock - Renesas RL78/G10 User Manual

16-bit single-chip microcontrollers
Hide thumbs Also See for RL78/G10:
Table of Contents

Advertisement

RL78/G10

5.6.2 Example of setting X1 oscillation clock

After a reset release, the CPU/peripheral hardware clock (f
oscillator clock. To subsequently change the clock to the X1 clock, set the oscillator and start oscillation by using the
oscillation stabilization time select register (OSTS) and clock operation mode control register (CMC) and clock operation
status control register (CSC) and wait for oscillation to stabilize by using the oscillation stabilization time select register
(OSTC). After the oscillation stabilizes, set the X1 clock to f
[Register settings] Set the register in the order of <1> to <5> below.
<1> Set (1) the OSCSEL bit of the CMC register, except for the cases f
to operate the X1 oscillator.
7
EXCLK
CMC
0
AMPH bit: Set this bit to 0 if the X1 clock is 10 MHz or less.
<2> Using the OSTS register, select the oscillation stabilization time of the X1 oscillator at releasing of the STOP mode.
Example: Setting values when a wait of at least 104
7
OSTS
0
<3> Clear (0) the MSTOP bit of the CSC register to start oscillating the X1 oscillator.
7
MSTOP
CSC
0
<4> Use the OSTC register to wait for oscillation of the X1 oscillator to stabilize.
Example: Wait until the bits reach the following values when a wait of at least 104
resonator.
7
MOST8
OSTC
1
<5> Use the MCM0 bit of the CKC register to specify the X1 clock as the CPU/peripheral hardware clock.
7
CKC
0
R01UH0384EJ0311 Rev. 3.11
Dec 22, 2016
6
5
OSCSEL
1
0
6
5
0
0
6
5
0
0
6
5
MOST9
MOST10
MOST11
1
1
6
5
MCS
MCM0
0
0
CHAPTER 5 CLOCK GENERATOR
) always starts operating with the high-speed on-chip
CLK
by using the system clock control register (CKC).
CLK
> 10 MHz, in such cases set (1) the AMPH bit,
X
4
3
2
0
0
0
μ
s is set based on a 10 MHz resonator.
4
3
2
OSTS2
0
0
0
4
3
2
0
0
0
4
3
2
MOST13
MOST15
0
0
0
4
3
2
1
0
0
1
0
AMPH
0
0/1
1
0
OSTS1
OSTS0
1
0
1
0
HIOSTOP
0
0
μ
s is set based on a 10 MHz
1
0
MOST17
MOST18
0
0
1
0
0
0
94

Advertisement

Table of Contents
loading

Table of Contents