Intel P4000 - 11-2010 SPECIFICATION Specification page 38

Mobile processor
Hide thumbs Also See for P4000 - 11-2010 SPECIFICATION:
Table of Contents

Advertisement

Interrupt Acknowledge for the previous External Interrupt arrive at the APIC at the
same time.
Implication: Due to this erratum, any further 8259 Virtual Wire B Mode External Interrupts will
subsequently be ignored.
Workaround:Do not use 8259 Virtual Wire B mode when using the 8259 to deliver interrupts.
Status:
For the steppings affected, see the Summary Tables of Changes.
AAZ83.
CPUID Incorrectly Reports a C-State as Available When This State Is
Unsupported
Problem:
CPUID incorrectly reports a non-zero value in CPUID MONITOR/MWAIT leaf (5H) EDX
[19:16] when the processor does not support an MWAIT with a target C-state EAX
[7:4] > 3.
Implication: If an MWAIT instruction is executed with a target C-state EAX [7:4] > 3 then
unpredictable system behavior may result.
Workaround:It is possible for the BIOS to contain a workaround for this erratum.
Status:
For the steppings affected, see the Summary Tables of Changes.
AAZ84.
The Combination of a Page-Split Lock Access and Data Accesses That
Are Split across Cacheline Boundaries May Lead to Processor Livelock
Problem:
Under certain complex micro-architectural conditions, the simultaneous occurrence of a
page-split lock and several data accesses that are split across cacheline boundaries
may lead to processor livelock.
Implication: Due to this erratum, a livelock may occur that can only be terminated by a processor
reset. Intel has not observed this erratum with any commercially-available software.
Workaround:None identified.
Status:
For the steppings affected, see the Summary Tables of Changes.
AAZ85.
Processor Hangs on Package C6 State Exit
Problem:
An internal timing condition in the processor power management logic will result in
processor hangs upon a Package C6 state exit.
Implication: Due to this erratum, the processor will hang during Package C6 state exitNone
identified.
Workaround:is possible for the BIOS to contain a workaround for this erratum
Status:
For the steppings affected, see the Summary Tables of Changes.
AAZ86.
A Synchronous SMI May Be Delayed
Problem:
A synchronous SMI (System Management Interrupt) occurs as a result of an SMI
generating I/O Write instruction and should be handled prior to the next instruction
executing. Due to this erratum, the processor may not observe the synchronous SMI
prior to execution of the next instruction.
Implication: Due to this erratum, instructions after the I/O Write instruction, which triggered the
SMI, may be allowed to execute before the SMI handler. Delayed delivery of the SMI
may make it difficult for an SMI Handler to determine the source of the SMI. Software
that relies on the IO_SMI bit in SMM save state or synchronous SMI behavior may not
function as expected.
Workaround:A BIOS code change has been identified and may be implemented as a workaround for
this erratum.
Status:
For the steppings affected, see the Summary Tables of Changes.
38
Errata
Specification Update

Advertisement

Table of Contents
loading

Table of Contents