Gptmtbilr Register - Texas Instruments CC3200 Technical Reference Manual

Simplelink wi-fi and internet-of things solution, a single chip wireless mcu
Hide thumbs Also See for CC3200:
Table of Contents

Advertisement

TIMER Registers
9.5.1.10 GPTMTBILR Register (offset = 2Ch) [reset = FFFFh]
GPTMTBILR is shown in
When a GPTM is configured to one of the 32-bit modes, the contents of bits 15:0 in this register are
loaded into the upper 16 bits of the GPTMTAILR register. Reads from this register return the current value
of Timer B, and writes are ignored. In a 16-bit mode, bits 15:0 are used for the load value. Bits 31:16 are
reserved in both cases.
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
Bit
Field
31-0
TBILR
314
General-Purpose Timers
Figure 9-14
and described in
Figure 9-14. GPTMTBILR Register
TBILR
R/W-FFFFh
Table 9-18. GPTMTBILR Register Field Descriptions
Type
Reset
R/W
FFFFh
Copyright © 2014–2018, Texas Instruments Incorporated
Table
9-18.
9
Description
GPTM Timer B Interval Load Register. Writing this field loads the
counter for Timer B. A read returns the current value of
GPTMTBILR. When a 16/32-bit GPTM is in 32-bit mode, writes are
ignored, and reads return the current value of GPTMTBILR.
SWRU367D – June 2014 – Revised May 2018
www.ti.com
8
7
6
5
4
3
2
1
Submit Documentation Feedback
0

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents