Advantech AIMB-251 Series User Manual page 46

Intel ulv celeron 600 mhz mini itx motherboard
Table of Contents

Advertisement

AIMB-251 Series
2.4.16.1 Signal Description – Primary / Secondary IDE Connector (IDE_1, IDE_2)
The IDE interface supports PIO modes 0 to 4 and Bus Master IDE. Data transfer rates up to
100 MB/Sec is possible.
Signal
DA [2:0]
DCS1#, DCS3#
D [15:0]
IOR#
IOW#
IORDY
RESET#
IRQ14
DREQ
DACK#
DACT#
PATADET,
SATADET
46 AIMB-251 Series User's Manual
IDE Address Bits. These address bits are used to access a register or data port in
a device on the IDE bus.
IDE Chip Selects. The chip select signals are used to select the command block
registers in an IDE device. DCS1# selects the primary hard disk.
IDE Data Lines. D [15:0] transfers data to/from the IDE devices.
IDE I/O Read. Signal is asserted on read accesses to the corresponding IDE port
addresses.
IDE I/O Write. Each signal is asserted on write accesses to corresponding the IDE
port addresses.
When deasserted, these signals extend the transfer cycle of any host register
access when the device is not ready to respond to the data transfer request.
IDE Reset. This signal resets all the devices that are attached to the IDE interface.
Interrupt line from hard disk. Connected directly to PC-AT bus.
The DREQ is used to request a DMA transfer from the South Bridge. The direction
of the transfers is determined by the IOR#/IOW# signals.
DMA Acknowledge. The DACK# acknowledges the DREQ request to initiate DMA
transfers.
Signal from hard disk indicating hard disk activity. The signal level depends on the
hard disk type, normally active low. The signal is routed directly to the LED1.
Primary/Secondary IDE detected.
Signal Description

Advertisement

Table of Contents
loading

Table of Contents