Intel 925 - Pentium D 925 3.0GHz 800MHz 4MB-Cache Socket 775 CPU Specification page 19

Specification update
Hide thumbs Also See for 925 - Pentium D 925 3.0GHz 800MHz 4MB-Cache Socket 775 CPU:
Table of Contents

Advertisement

Errata
AA9.
With TF (Trap Flag) Asserted, FP Instruction That Triggers an
Unmasked FP Exception May Take Single Step Trap before Retirement
of Instruction
If an FP instruction generates an unmasked exception with the EFLAGS.TF=1,
Problem:
it is possible for external events to occur, including a transition to a lower
power state. When resuming from the lower power state, it may be possible
to take the single step trap before the execution of the original FP instruction
completes.
Implication: A Single Step trap will be taken when not expected.
Workaround: None identified.
For the steppings affected, see the Summary Tables of Changes.
Status:
AA10.
BTS (Branch Trace Store) and PEBS (Precise Event Based Sampling)
May Update Memory outside the BTS/PEBS Buffer
If the BTS/PEBS buffer is defined such that:
Problem:
• The difference between BTS/PEBS buffer base and BTS/PEBS absolute maximum
is not an integer multiple of the corresponding record sizes
• BTS/PEBS absolute maximum is less than a record size from the end of the virtual
address space
• The record that would cross BTS/PEBS absolute maximum will also continue past
the end of the virtual address space
A BTS/PEBS record can be written that will wrap at the 4G boundary (IA32) or 2^64
boundary (EM64T mode), and write memory outside of the BTS/PEBS buffer.
Implication: Software that uses BTS/PEBS near the 4G boundary (IA32) or 2^64
boundary (EM64T mode), and defines the buffer such that it does not hold an
integer multiple of records can update memory outside the BTS/PEBS buffer.
Workaround: Define BTS/PEBS buffer such that BTS/PEBS absolute maximum minus
BTS/PEBS buffer base is integer multiple of the corresponding record sizes as
recommended in the IA-32 Intel
Volume 3.
For the steppings affected, see the Summary Tables of Changes.
Status:
AA11.
Control Register 2 (CR2) Can be Updated during a REP MOVS/STOS
Instruction with Fast Strings Enabled
Under limited circumstances while executing a REP MOVS/STOS string
Problem:
instruction, with fast strings enabled, it is possible for the value in CR2 to be
changed as a result of an interim paging event, normally invisible to the user.
Any higher priority architectural event that arrives and is handled while the
interim paging event is occurring may see the modified value of CR2.
Specification Update
®
Architecture Software Developer's Manual,
19

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents