Cypress Semiconductor FLEx18 CY7C0830AV Specification Sheet

Flex18 3.3v 64k/128k x 36 and 128k/256k x 18 synchronous dual-port ram

Advertisement

Quick Links

Features
True Dual-Ported Memory Cells that Allow Simultaneous
Access of the Same Memory Location
Synchronous Pipelined Operation
Family of 512 Kbit, 1 Mbit, 2 Mbit, 4 Mbit, and 9 Mbit Devices
Pipelined Output Mode Allows Fast Operation
0.18 micron CMOS for Optimum Speed and Power
High Speed Clock to Data Access
3.3V Low Power
Active as Low as 225 mA (typ)
Standby as Low as 55 mA (typ)
Mailbox Function for Message Passing
Global Master Reset
Separate Byte Enables on Both Ports
Commercial and Industrial Temperature Ranges
IEEE 1149.1 Compatible JTAG Boundary Scan
144-Ball FBGA (13 mm × 13 mm) (1.0 mm pitch)
120 TQFP (14 mm x 14 mm x 1.4 mm)
Pb-Free Packages Available
Counter Wrap Around Control
Internal Mask Register Controls Counter Wrap Around
Counter-Interrupt Flags to Indicate Wrap Around
Memory Block Retransmit Operation
Counter Readback on Address Lines
Mask Register Readback on Address Lines
Dual Chip Enables on Both Ports for Easy Depth Expansion
Table 1. Product Selection Guide
Density
(32K x 18)
Part Number
CY7C0837AV
Maximum Speed (MHz)
Maximum Access Time -
Clock to Data (ns)
Typical Operating
Current (mA)
Package
144 FBGA
Note
1. CY7C0832AV and CY7C0832BV are functionally identical.
Cypress Semiconductor Corporation
Document #: 38-06059 Rev. *S
128K/256K x 18 Synchronous Dual-Port RAM
512 Kbit
1 Mbit
(64K x 18)
CY7C0830AV
167
167
4.0
4.0
225
225
120 TQFP
144 FBGA
198 Champion Court
CY7C0837AV, CY7C0830AV
CY7C0831AV, CY7C0832AV
CY7C0832BV, CY7C0833AV
FLEx18™ 3.3V 64K/128K x 36 and

Functional Description

The FLEx18™ family includes 512 Kbit, 1 Mbit, 2 Mbit, 4 Mbit,
and 9 Mbit pipelined, synchronous, true dual port static RAMs
that are high speed, low power 3.3V CMOS. Two ports are
provided, permitting independent, simultaneous access to any
location in memory. The result of writing to the same location by
more than one port at the same time is undefined. Registers on
control, address, and data lines allow for minimal setup and hold
time.
During a Read operation, data is registered for decreased cycle
time. Each port contains a burst counter on the input address
register. After externally loading the counter with the initial
address, the counter increments the address internally (more
details to follow). The internal Write pulse width is independent
of the duration of the R/W input signal. The internal Write pulse
is self-timed to allow the shortest possible cycle times.
A HIGH on CE0 or LOW on CE1 for one clock cycle powers down
the internal circuitry to reduce the static power consumption. One
cycle with chip enables asserted is required to reactivate the
outputs.
Additional features include: readback of burst-counter internal
address value on address lines, counter-mask registers to
control the counter wrap around, counter interrupt (CNTINT)
flags, readback of mask register value on address lines,
retransmit functionality, interrupt flags for message passing,
JTAG for boundary scan, and asynchronous Master Reset
(MRST).
The CY7C0833AV device in this family has limited features. See
Address Counter and Mask Register Operations
for details.
2 Mbit
(128K x 18)
(256K x 18)
CY7C0831AV
CY7C0832AV
167
167
4.0
4.0
225
225
120 TQFP
120 TQFP
144 FBGA
144 FBGA
,
San Jose
CA 95134-1709
[16]
on page 6
4 Mbit
9 Mbit
(512K x 18)
[1]
CY7C0832BV
CY7C0833AV
133
133
4.4
4.7
225
270
120 TQFP
144 FBGA
408-943-2600
Revised March 03, 2009
[+] Feedback

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the FLEx18 CY7C0830AV and is the answer not in the manual?

Questions and answers

Subscribe to Our Youtube Channel

Summary of Contents for Cypress Semiconductor FLEx18 CY7C0830AV

  • Page 1: Functional Description

    Features ■ True Dual-Ported Memory Cells that Allow Simultaneous Access of the Same Memory Location ■ Synchronous Pipelined Operation ■ Family of 512 Kbit, 1 Mbit, 2 Mbit, 4 Mbit, and 9 Mbit Devices ■ Pipelined Output Mode Allows Fast Operation ■...
  • Page 2: Logic Block Diagram

    Logic Block Diagram –DQ –DQ Addr. Read Back –A Mask Register CNT/MSK Counter/ Address CNTEN Register CNTRST Mirror Reg CNTINT Interrupt Logic Note 2. CY7C0837AV has 15 address bits, CY7C0830AV has 16 address bits, CY7C0831AV has 17 address bits, CY7C0832AV/CY7C0832BV has 18 address bits and CY7C0833AV has 19 address bits.
  • Page 3: Pin Configurations

    Pin Configurations CY7C0837AV / CY7C0830AV / CY7C0831AV / CY7C0832AV / CY7C0833AV DQ17 DQ16 DQ14 DQ12 DQ15 DQ13 CNT/MSK Notes 3. Leave this ball unconnected for CY7C0837AV. 4. Leave this ball unconnected for CY7C0837AV and CY7C0830AV. 5. Leave this ball unconnected for CY7C0837AV, CY7C0830AV and CY7C0831AV. 6.
  • Page 4 Pin Configurations Figure 2. 120-Pin Thin Quad Flat Pack (TQFP) (Top View) CY7C0830AV / CY7C0831AV / CY7C0832AV / CY7C0832BV CNTEN CNTRST CNT/MSK Notes 10. Leave this pin unconnected for CY7C0830AV. 11. Leave this pin unconnected for CY7C0830AV and CY7C0831AV. Document #: 38-06059 Rev. *S CY7C0837AV, CY7C0830AV CY7C0831AV, CY7C0832AV CY7C0832BV, CY7C0833AV...
  • Page 5: Pin Definitions

    Pin Definitions Left Port Right Port –A –A Address Inputs. Address Strobe Input. Used as an address qualifier. This signal should be asserted LOW for the part using the externally supplied address on the address pins and for loading this address into the burst address counter.
  • Page 6: Master Reset

    Master Reset The FLEx18 family devices undergo a complete reset by taking its MRST input LOW. The MRST input can switch asynchro- nously to the clocks. An MRST initializes the internal burst counters to zero, and the counter mask registers to all ones (completely unmasked).
  • Page 7 Counter Reset Operation All unmasked bits of the counter are reset to ‘0.’ All masked bits remain unchanged. The mirror register is loaded with the value of the burst counter. A Mask Reset followed by a Counter Reset resets the counter and mirror registers to 00000, as does master reset (MRST).
  • Page 8 Retransmit Retransmit is a feature that allows the Read of a block of memory more than once without the need to reload the initial address. This eliminates the need for external logic to store and route data. It also reduces the complexity of the system design and saves board space.
  • Page 9 Figure 3. Counter, Mask, and Mirror Logic Block Diagram CNT/MSK CNTEN Decode Logic CNTRST MRST Bidirectional Address Lines From Address Lines From Increment Mask Register From Mask From Counter Document #: 38-06059 Rev. *S Mask Register Counter/ Address Register Load/Increment Mirror Counter Logic...
  • Page 10 Figure 4. Programmable Counter-Mask Register Operation CNTINT Example: Load Counter-Mask Register = 3F Load Address Counter = 8 Address Register Max + 1 Address Register IEEE 1149.1 Serial Boundary Scan (JTAG) The FLEx18 family devices incorporate an IEEE 1149.1 serial boundary scan test access port (TAP).
  • Page 11 Table 4. Identification Register Definitions Instruction Field Value Revision Number (31:28) Cypress Device ID (27:12) C090h C091h C093h C094h Cypress JEDEC ID (11:1) 034h ID Register Presence (0) Table 5. Scan Registers Sizes Register Name Instruction Bypass Identification Boundary Scan Table 6.
  • Page 12: Maximum Ratings

    Maximum Ratings [23] Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage Temperature ... –65°C to +150°C Ambient Temperature with Power Applied ... –55°C to +125°C Supply Voltage to Ground Potential...–0.5V to +4.6V DC Voltage Applied to Outputs in High-Z State ...
  • Page 13: Switching Characteristics

    = 50Ω OUTPUT C = 10 pF (a) Normal Load (Load 1) ALL INPUT PULSES Switching Characteristics Over the Operating Range Parameter Description Maximum Operating Frequency MAX2 Clock Cycle Time CYC2 Clock HIGH Time Clock LOW Time [27] Clock Rise Time [27] Clock Fall Time Address Setup Time...
  • Page 14 Switching Characteristics (continued) Over the Operating Range Parameter Description CNT/MSK Hold Time Output Enable to Data Valid [28,29] OE to Low Z [28,29] OE to High Z Clock to Data Valid Clock to Counter Address Valid Clock to Mask Register Readback Valid Data Output Hold After Clock HIGH [28,29] Clock HIGH to Output High Z...
  • Page 15 JTAG Timing and Switching Waveforms Parameter Maximum JTAG TAP Controller Frequency JTAG TCK Clock Cycle Time TCYC TCK Clock HIGH Time TCK Clock LOW Time TMS Setup to TCK Clock Rise TMSS TMS Hold After TCK Clock Rise TMSH TDI Setup to TCK Clock Rise TDIS TDI Hold After TCK Clock Rise TDIH...
  • Page 16: Switching Waveforms

    Switching Waveforms MRST ADDRESS/ DATA LINES INACTIVE OTHER INPUTS CNTINT CYC2 BE0–BE1 ADDRESS 1 Latency DATA Notes 30. OE is asynchronously controlled; all other inputs (excluding MRST and JTAG) are synchronous to the rising clock edge. 31. ADS = CNTEN = LOW, and MRST = CNTRST = CNT/MSK = HIGH. 32.
  • Page 17 Switching Waveforms (continued) CYC2 ADDRESS (B1) (B1) DATA OUT(B1) ADDRESS (B2) (B2) DATA OUT(B2) Figure 11. Read-to-Write-to-Read (OE = LOW) CYC2 ADDRESS DATA DATA Notes 34. In this depth-expansion example, B1 represents Bank #1 and B2 is Bank #2; each bank consists of one Cypress FLEx18 device from this data sheet. ADDRESS = ADDRESS (B2) 35.
  • Page 18 Switching Waveforms (continued) Figure 12. Read-to-Write-to-Read (OE Controlled) CYC2 ADDRESS DATA DATA Figure 13. Read with Address Counter Advance CYC2 ADDRESS CNTEN DATA x–1 READ EXTERNAL ADDRESS Document #: 38-06059 Rev. *S READ WRITE COUNTER HOLD READ WITH COUNTER CY7C0837AV, CY7C0830AV CY7C0831AV, CY7C0832AV CY7C0832BV, CY7C0833AV [33, 36, 38, 39]...
  • Page 19 Switching Waveforms (continued) Figure 14. Write with Address Counter Advance CYC2 ADDRESS INTERNAL ADDRESS CNTEN DATA WRITE EXTERNAL ADDRESS CYC2 ADDRESS INTERNAL ADDRESS CNTEN SRST HRST CNTRST DATA [42] DATA COUNTER RESET Notes 40. CE = BE0 – BE1 = LOW; CE = MRST = CNT/MSK = HIGH.
  • Page 20 Switching Waveforms (continued) Figure 16. Readback State of Address Counter or Mask Register CYC2 EXTERNAL ADDRESS –A INTERNAL ADDRESS CNTEN DATA LOAD READBACK EXTERNAL COUNTER ADDRESS INTERNAL ADDRESS Notes 43. CE = OE = BE0 – BE1 = LOW; CE = R/W = CNTRST = MRST = HIGH.
  • Page 21 Switching Waveforms (continued) Figure 17. Left_Port (L_Port) Write to Right_Port (R_Port) Read CYC2 L_PORT ADDRESS CKHZ L_PORT DATA CYC2 R_PORT ADDRESS R_PORT DATA Notes 47. CE = OE = ADS = CNTEN = BE0 – BE1 = LOW; CE 48. This timing is valid when one port is writing, and other port is reading the same location at the same time. If t 49.
  • Page 22 Switching Waveforms (continued) Figure 18. Counter Interrupt and Retransmit CYC2 CNT/MSK CNTEN COUNTER INTERNAL 3FFFC 3FFFD ADDRESS CNTINT Notes 50. CE = OE = BE0 – BE1 = LOW; CE = R/W = CNTRST = MRST = HIGH. 51. CNTINT is always driven. 52.
  • Page 23 Switching Waveforms (continued) Figure 19. MailBox Interrupt Timing CYC2 L_PORT 7FFFF ADDRESS CYC2 R_PORT ADDRESS Table 7. Read/Write and Enable Operation (Any Port) Inputs Notes 54. CE = OE = ADS = CNTEN = LOW; CE = CNTRST = MRST = CNT/MSK = HIGH. 55.
  • Page 24: Ordering Information

    Ordering Information 512K × 18 (9M) 3.3V Synchronous CY7C0833AV Dual-Port SRAM Speed Package Ordering Code (MHz) Diagram CY7C0833AV-133BBC 51-85141 144-Ball Grid Array (13 x 13 x 1.6 mm) with 1 mm pitch CY7C0833AV-133BBI 51-85141 144-Ball Grid Array (13 x 13 x 1.6 mm) with 1 mm pitch CY7C0833AV-100BBC 51-85141 144-Ball Grid Array (13 x 13 x 1.6 mm) with 1 mm pitch CY7C0833AV-100BBI...
  • Page 25: Package Diagrams

    Ordering Information 32K × 18 (512K) 3.3V Synchronous CY7C0837AV Dual-Port SRAM Speed Package Ordering Code (MHz) Diagram CY7C0837AV-167BBC 51-85141 144-Ball Grid Array (13 x 13 x 1.6 mm) with 1 mm pitch CY7C0837AV-133BBC 51-85141 144-Ball Grid Array (13 x 13 x 1.6 mm) with 1 mm pitch CY7C0837AV-133BBI 51-85141 144-Ball Grid Array (13 x 13 x 1.6 mm) with 1 mm pitch Package Diagrams...
  • Page 26 Package Diagrams Figure 21. 120-Pin Thin Quad Flatpack (14 x 14 x 1.4 mm) (51-85100) Document #: 38-06059 Rev. *S CY7C0837AV, CY7C0830AV CY7C0831AV, CY7C0832AV CY7C0832BV, CY7C0833AV 51-85100-** Page 26 of 28 [+] Feedback...
  • Page 27 Document History Page Document Title: CY7C0837AV/CY7C0830AV/CY7C0831AV/CY7C0832AV/CY7C0832BV/CY7C0833AV, FLEx18™ 3.3V 64K/128K x 36 and 128K/256K x 18 Synchronous Dual-Port RAM Document Number: 38-06059 Orig. of Submission Rev. ECN No. Change 111473 111942 113741 114704 115336 122307 123636 126053 129443 231993 231813 311054 329111 330561 375198...
  • Page 28 Sales, Solutions, and Legal Information Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer’s representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales. Products PSoC Clocks & Buffers Wireless wireless.cypress.com Memories memory.cypress.com...

This manual is also suitable for:

Cy7c0831avCy7c0832avCy7c0833avCy7c0837avCy7c0832bv

Table of Contents

Save PDF