Cypress Semiconductor CY7C68023 Specification Sheet

Cypress Semiconductor CY7C68023 Specification Sheet

Ez-usb nx2lp usb 2.0 nand flash controller

Advertisement

Quick Links

1.0
Features
• High (480-Mbps) or full (12-Mbps) speed USB support
• Both common NAND page sizes supported
— 512bytes—Up to 1 Gbit Capacity
— 2K bytes—Up to 8 Gbit Capacity
• 8 chip enable pins
— Up to 8 NAND Flash single-device chips
— Up to 4 NAND Flash dual-device chips
• Industry standard ECC NAND Flash correction
— 1 bit per 256 correction
— 2 bit error detection
• Industry standard (SmartMedia) page management for
wear leveling algorithm, bad block handling, and
Physical to Logical management.
• Supports 8-bit NAND Flash interfaces
• Supports 30-ns, 50-ns, 100-ns NAND Flash timing
• Complies with USB Mass Storage Class Specification
rev 1.0
• CY7C68024 complies with USB 2.0 Specification for
Bus-Powered Devices (TID# 40460274)
Chip Reset
24 MHz
PLL
Xtal
VBUS
USB 2.0
D+
Xceiver
D-
Cypress Semiconductor Corporation
Document #: 38-08055 Rev. *B
EZ-USB NX2LP™ USB 2.0 NAND
• 43-mA Typical Active Current
• Space-saving and lead-free 56-QFN package (8 mm
8 mm)
• Support for board-level manufacturing test via USB
interface
• 3.3V NAND Flash operation
• NAND Flash power management support
2.0
The EZ-USB NX2LP (NX2LP) implements a USB 2.0 NAND
Flash controller. This controller adheres to the Mass Storage
Class Bulk-Only Transport Specification. The USB port of the
NX2LP is connected to a host computer directly or via the
downstream port of a USB hub. Host software issues
commands and data to the NX2LP and receives status and
data from the NX2LP using standard USB protocol.
The NX2LP supports industry leading 8-bit NAND Flash inter-
faces and both common NAND page sizes of 512 and 2k
bytes. Eight chip enable pins allow the NX2LP to be connected
to up to eight single- or four dual-device NAND Flash chips.
Certain NX2LP features are configurable, enabling the NX2LP
to meet the needs of different designs' requirements.
EZ-USB NX2LP
Internal Control Logic
Smart HS/
FS USB
Engine
Figure 1-1. NX2LP Block Diagram
198 Champion Court
CY7C68023/CY7C68024
Flash Controller
Introduction
Write Protect
LED2#
LED1#
Control
NAND Flash
Interface
Logic
Data
,
San Jose
CA 95134-1709
×
NAND Control Signals
Chip Enable Signals
8-bit Data Bus
408-943-2600
Revised October 5, 2005
[+] Feedback

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the CY7C68023 and is the answer not in the manual?

Questions and answers

Subscribe to Our Youtube Channel

Summary of Contents for Cypress Semiconductor CY7C68023

  • Page 1 Internal Control Logic Control Smart HS/ Data FS USB Engine Figure 1-1. NX2LP Block Diagram • 198 Champion Court • San Jose CY7C68023/CY7C68024 Flash Controller × Write Protect LED2# LED1# NAND Control Signals NAND Flash Interface Chip Enable Signals Logic...
  • Page 2: Pin Assignments

    Crystal input Ground Analog 3.3V supply USB D+ USB D- Ground 3.3V supply Ground No connect Ground Must be tied HIGH (no pull-up resistor required) CY7C68023/CY7C68024 RESET# WP_SW# WP_NF# LED2# LED1# RE1# RE0# Description Page 2 of 9 [+] Feedback...
  • Page 3 Must be tied HIGH Chip enable 0 Chip enable 1 Chip enable 2 Chip enable 3 Chip enable 4 Chip enable 5 Chip enable 6 Chip enable 7 Ground No connect 3.3V supply Ground CY7C68023/CY7C68024 Description Page 3 of 9 [+] Feedback...
  • Page 4 Flash that the NX2LP will interface. Unused Chip Enable pins should be left floating. 3.3.14 RESET# Asserting RESET# for 10 ms will reset the NX2LP. A reset and/or watchdog chip is recommended to ensure that startup and brownout conditions are properly handled. CY7C68023/CY7C68024 Page 4 of 9 [+] Feedback...
  • Page 5: Functional Overview

    Document #: 38-08055 Rev. *B CY7C68023/CY7C68024 A unique USB serial number is required for each device in order to comply with the USB Mass Storage specification. Also, Cypress requires designers to use their own Vendor ID for final products.
  • Page 6: Pcb Layout Recommendations

    If an alternate clock source is input on XTALIN, it must be supplied with standard 3.3V signaling characteristics and XTALOUT must be left floating. Document #: 38-08055 Rev. *B CY7C68023/CY7C68024 Description • Maintain a solid ground plane under the DPLUS and DMI- NUS traces.
  • Page 7: Ac Electrical Characteristics

    The NX2LP supports 30-ns, 50-ns, and 100-ns NAND Flash devices. 13.0 Ordering Information Part Number CY7C68023-56LFXC 56-pin QFN Lead-free For Self/Bus Power CY7C68024-56LFXC 56-pin QFN Lead-free For Battery Power CY3685 EZ-USB NX2LP Development Kit CY4618 EZ-USB NX2LP Reference Design Kit Note: °...
  • Page 8: Package Diagram

    The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. CY7C68023/CY7C68024 56-Lead QFN 8 x 8 MM LF56A SIDE VIEW 0.08[0.003]...
  • Page 9 Document History Page Description Title: CY7C68023/CY7C68024 EZ-USB NX2LP™ USB 2.0 NAND Flash Controller Document Number: 38-08055 Issue REV. ECN NO. Date 286009 SEE ECN 334796 SEE ECN 397024 SEE ECN Document #: 38-08055 Rev. *B Orig. of Change Description of Change New Data Sheet (Preliminary Information).

This manual is also suitable for:

Cy7c68024

Table of Contents

Save PDF