Slave Receiver Mode; Figure 13.7. Typical Slave Receiver Sequence - Silicon Laboratories C8051F300 Manual

Mixed signal isp flash mcu family
Hide thumbs Also See for C8051F300:
Table of Contents

Advertisement

13.5.3. Slave Receiver Mode

Serial data is received on SDA and the clock is received on SCL. When slave events are enabled (INH =
0), the interface enters Slave Receiver Mode when a START followed by a slave address and direction bit
(WRITE in this case) is received. Upon entering Slave Receiver Mode, an interrupt is generated and the
ACKRQ bit is set. Software responds to the received slave address with an ACK, or ignores the received
slave address with a NACK. If the received slave address is ignored, slave interrupts will be inhibited until
the next START is detected. If the received slave address is acknowledged, zero or more data bytes are
received. Software must write the ACK bit after each received byte to ACK or NACK the received byte. The
interface exits Slave Receiver Mode after receiving a STOP. Note that the interface will switch to Slave
Transmitter Mode if SMB0DAT is written while an active Slave Receiver; see
this procedure. Figure 13.7 shows a typical Slave Receiver sequence. Two received data bytes are shown,
though any number of bytes may be received. Notice that the 'data byte transferred' interrupts occur
before the ACK cycle in this mode.
S
SLA
Received by SMBus
Interface
Transmitted by
SMBus Interface

Figure 13.7. Typical Slave Receiver Sequence

W
A
Data Byte
A
Interrupt
Interrupt
Rev. 2.9
C8051F300/1/2/3/4/5
Section 13.5.4
Interrupt
Data Byte
A
P
Interrupt
S = START
P = STOP
A = ACK
R = READ
SLA = Slave Address
for details on
125

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the C8051F300 and is the answer not in the manual?

This manual is also suitable for:

C8051f305C8051f303C8051f302C8051f301C8051f304

Table of Contents