Vlcd Power Dip Condition - Advantech IDK-1121WP Series User Manual

21.5" fhd industrial display kit with touch solution
Table of Contents

Advertisement

POWER SEQUENCE
Note1!
1.
2.
3.
4.
5.
6.
3.7

VLCD Power Dip Condition

1.
Dip condition
3.5V ≤VLCD< 4.5V, t
2.
V
< 3.5V
LCD
V
-dip conditions should also follow the Power On/Off conditions for supply
LCD
voltage.
IDK-1121WP User Manual
The above power sequence should be satisfied at these case
AC/DC Power On/Off
Mode change ( resolution, frequency, timing, sleep mode, color
depth change, etc. )
If not to follow power sequence, there is a risk of abnormal display.
Please avoid floating state of interface signal at invalid period.
When the interface signal is invalid, be sure to pull down the power
supply for LCD VLCD to 0V.
The valid data must be complied with signal timing specifications
(Timing Table).
LED power must be turn on after power supply for LCD an interface
signal are valid.
If VLCD power is changed during on status, be sure to pull down
the LED power on to 0V.
≤0ms
d
18

Advertisement

Table of Contents
loading

Table of Contents