Appendix A - Aes/Ebu Interface; Inputs With Sample Rate Conversion; Input Sample Rate And Auxiliary Data; Inputs Without Sample Rate Conversion - Solid State Logic XLogic Alpha-Link LIVE-R User Manual

Table of Contents

Advertisement

Appendix A – AES/EBU Interface

Inputs with Sample Rate Conversion

The inputs of AES/EBU port A (channels 1 through 8) have sample rate conversion available. These sample rate
converters combine a wide input-to-output sampling ratio with outstanding dynamic range and ultra low distortion,
resulting in high quality even at a 1:1 conversion (where many SRCs offer their lowest quality). In many instances the
converters may be left in-circuit albeit at the expense of increased delay through these inputs. If required, the sample
rate converters can be bypassed, in pairs, as described in the System Settings and Diagnostics section of this guide.

Input Sample Rate and Auxiliary Data

The input sample rate is not extracted from channel status bits but measured from the selected AES/EBU stereo pair
on port A (see page 18). Information about 'Legacy' or 'High Speed' mode may be extracted from the channel status
bits if the in-coming stream contains this information but this should not be relied upon (see pages 15 through 17).

Inputs without Sample Rate Conversion

The inputs of AES/EBU ports B and C (channels 9 through 24) do not have sample rate converters. Any signals applied
to these inputs (and port A if the sample rate converters are bypassed) must be synchronized to the system.

Output Auxiliary Data

The following will be set in the auxillary data fields of all AES/EBU output streams:
Channel Status Data Indication of the selected sample rate and mode ('Legacy' or 'High Speed')
User Data Bit
Validity bit
Parity Bit
All other channel status fields default to '1'
Always set low ('0')
Always set true (valid)
Always recalculated
23

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents