Peripheral Frame 0 Registers; Peripheral Frame 1 Registers - Texas Instruments TMS320F2809 Data Manual

Digital signal processors
Table of Contents

Advertisement

TMS320F2809, TMS320F2808, TMS320F2806
TMS320F2802, TMS320F2801, TMS320C2802
TMS320C2801, TMS320F28016, TMS320F28015
SPRS230N – OCTOBER 2003 – REVISED MAY 2012
NAME
Device Emulation Registers
(4)
FLASH Registers
Code Security Module Registers
ADC Result Registers (dual-mapped)
CPU-TIMER0/1/2 Registers
PIE Registers
PIE Vector Table
(1) Registers in Frame 0 support 16-bit and 32-bit accesses.
(2) Missing segments of memory space are reserved and should not be used in applications.
(3) If registers are EALLOW protected, then writes cannot be performed until the EALLOW instruction is executed. The EDIS instruction
disables writes to prevent stray code or pointers from corrupting register contents.
(4) The Flash Registers are also protected by the Code Security Module (CSM).
NAME
eCANA Registers
eCANA Mailbox RAM
eCANB Registers
eCANB Mailbox RAM
ePWM1 Registers
ePWM2 Registers
ePWM3 Registers
ePWM4 Registers
ePWM5 Registers
ePWM6 Registers
eCAP1 Registers
eCAP2 Registers
eCAP3 Registers
eCAP4 Registers
eQEP1 Registers
eQEP2 Registers
GPIO Control Registers
GPIO Data Registers
GPIO Interrupt and LPM Select Registers
(1) The eCAN control registers only support 32-bit read/write operations. All 32-bit accesses are aligned to even address boundaries.
(2) Missing segments of memory space are reserved and should not be used in applications.
40
Functional Overview
Product Folder Link(s):
Table 3-8. Peripheral Frame 0 Registers
ADDRESS RANGE
0x0880 – 0x09FF
0x0A80 – 0x0ADF
0x0AE0 – 0x0AEF
0x0B00 – 0x0B0F
0x0C00 – 0x0C3F
0x0CE0 – 0x0CFF
0x0D00 – 0x0DFF
Table 3-9. Peripheral Frame 1 Registers
ADDRESS RANGE
0x6000 – 0x60FF
0x6100 – 0x61FF
0x6200 – 0x62FF
0x6300 – 0x63FF
0x6800 – 0x683F
0x6840 – 0x687F
0x6880 – 0x68BF
0x68C0 – 0x68FF
0x6900 – 0x693F
0x6940 – 0x697F
0x6A00 – 0x6A1F
0x6A20 – 0x6A3F
0x6A40 – 0x6A5F
0x6A60 – 0x6A7F
0x6B00 – 0x6B3F
0x6B40 – 0x6B7F
0x6F80 – 0x6FBF
0x6FC0 – 0x6FDF
0x6FE0 – 0x6FFF
Submit Documentation Feedback
TMS320F2809 TMS320F2808 TMS320F2806 TMS320F2802 TMS320F2801 TMS320C2802
TMS320C2801 TMS320F28016 TMS320F28015
(1) (2)
SIZE (x16)
ACCESS TYPE
384
EALLOW protected
EALLOW protected
96
CSM Protected
16
EALLOW protected
16
Not EALLOW protected
64
Not EALLOW protected
32
Not EALLOW protected
256
EALLOW protected
(1) (2)
SIZE (x16)
Some eCAN control registers (and selected
256
bits in other eCAN control registers) are
EALLOW-protected.
256
Not EALLOW-protected
Some eCAN control registers (and selected
256
bits in other eCAN control registers) are
EALLOW-protected.
256
Not EALLOW-protected
64
64
64
Some ePWM registers are EALLOW
protected. See
64
64
64
32
32
32
Not EALLOW protected
32
64
64
128
EALLOW protected
32
Not EALLOW protected
32
EALLOW protected
Copyright © 2003–2012, Texas Instruments Incorporated
www.ti.com
(3)
ACCESS TYPE
Table
4-2.

Advertisement

Table of Contents
loading

Table of Contents