Nvidia Jetson Orin NX Design Manual page 44

Table of Contents

Advertisement

Module Pin
Name (Function)
CSI4_CLK_N/P
DIFF OUT
(PCIE2_CLK_N/P)
SDMMC_DAT1
(PCIE2_CLKREQ*)
SDMMC_DAT0
(PCIE2_RST*)
PCIe Interface 3 (x1 – Controller #9. Available if PCIe IF #2 is used as x1 only. Supports Endpoint only)
CSI4_D3_N/P
DIFF OUT
(PCIE3_TX0_N/P)
CSI4_D1_N/P
DIFF IN
(PCIE3_RX0_N/P)
SDMMC_CMD
DIFF OUT
(PCIE3_CLK_N)
SDMMC_CLK
(PCIE3_CLK_P)
SDMMC_DAT3
(PCIE3_CLKREQ*)
SDMMC_DAT2
(PCIE3_RST*)
Common
PCIE_WAKE*
PRELIMINARY INFORMATION
NVIDIA Jetson Orin NX
Type
Termination
I/O
47kΩ pull-up to
VDD_3V3_SYS on
module
O
4.7kΩ pull-up to
VDD_3V3_SYS on
module
Series 0.22uF
Capacitor
Series 0.22uF
capacitors near Jetson
Xavier NX pins or
device if device on
main PCB.
I/O
47kΩ pull-up to
VDD_3V3_SYS on
module
O
4.7kΩ pull-up to
VDD_3V3_SYS on
module
I
47kΩ pull-up to
VDD_3V3_SYS on
module
Description
Differential Reference Clock Output: Connect to REFCLK_N/P
pins of PCIe device/connector
PCIe Clock Request for PCIE1_CLK: Connect to CLKREQ pins on
device/connector(s)
PCIe Reset: Connect to PERST pins on device/connector(s)
Differential Transmit Data Pair: Connect to TX_N/P pins of PCIe
connector or RX_N/P pin of PCIe device through AC cap according
to supported configuration.
Differential Receive Data Pair: Connect to RX_N/P pins of PCIe
connector or TX_N/P pin of PCIe device through AC cap according
to supported configuration.
Differential Reference Clock Output: Connect to REFCLK_N/P
pins of PCIe device/connector
PCIe Clock Request for PCIE1_CLK: Connect to CLKREQ pins on
device/connector(s)
PCIe Reset: Connect to PERST pins on device/connector(s)
PCIe Wake: Connect to WAKE pins on device or connector. If the
module is configured as an Endpoint, include a isolator between
the wake pin on the module and the device/connector powered by
the 3.3V rail at the connector or device. The isolator should have
the output toward the connector or device. This isolates the on-
module pull-up resistors as well as ensures this signal will not be
pulled or driven high before the Root Port is powered on.
USB and PCIe
DG-10931-001_v0.1 | 36

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents