Advanced Chipset Features; System Bios Cacheable - Avalue Technology ECM-US15WP User Manual

3.5" intel atom processor z510p / z530p micro module
Hide thumbs Also See for ECM-US15WP:
Table of Contents

Advertisement

User's Manual
3.5.3

Advanced Chipset Features

This section allows you to configure the system based on the specific features of the
installed chipset. This chipset manages bus speeds and access to system memory
resources, such as DRAM and the external cache. It also coordinates communications
between the conventional ISA bus and the PCI bus. It must be stated that these items
should never need to be altered. The default settings have been chosen because they
provide the best operating conditions for your system. The only time you might consider
making any changes would be if you discovered that data was being lost while using your
system.
The first chipset settings deal with CPU access to dynamic random access memory
(DRAM). The default timings have been carefully chosen and should only be altered if data
is being lost. Such a scenario might well occur if your system had mixed speed DRAM
chips installed so that greater delays may be required to preserve the integrity of the data
held in the slower memory chips.

3.5.3.1 System BIOS Cacheable

This feature is only valid when the system BIOS is shadowed. It enables or disables the
caching of the system BIOS ROM at F0000h-FFFFFh via the L2 cache. This greatly
speeds up accesses to the system BIOS. However, this does not translate into better
system performance because the OS does not need to access the system BIOS much.
The choices: Disabled, Enabled.
ECM-US15WP User's Manual 49

Advertisement

Table of Contents
loading

Table of Contents