Cypress CY8C22113 Datasheet

Cypress psoc mixed signal array final data sheet

Advertisement

Quick Links

PSoC™ Mixed Signal Array
CY8C22113 and CY8C22213
Features
■ Powerful Harvard Architecture Processor
❐ M8C Processor Speeds to 24 MHz
❐ Low Power at High Speed
❐ 3.0 to 5.25 V Operating Voltage
❐ Industrial Temperature Range: -40°C to +85°C
■ Advanced Peripherals (PSoC Blocks)
❐ 3 Rail-to-Rail Analog PSoC Blocks Provide:
- Up to 14-Bit ADCs
- Up to 9-Bit DACs
- Programmable Gain Amplifiers
- Programmable Filters and Comparators
❐ 4 Digital PSoC Blocks Provide:
- 8- to 32-Bit Timers, Counters, and PWMs
- CRC and PRS Modules
- Full-Duplex UART
- SPI Masters or Slaves
- Connectable to all GPIO Pins
❐ Complex Peripherals by Combining Blocks
PSoC CORE
SYSTEM BUS
Global Digital Interconnect
SRAM
SROM
256 Bytes
CPU Core (M8C)
Interrupt
Controller
Multiple Clock Sources
(Includes IMO, ILO, PLL, and ECO)
DIGITAL SYSTEM
Digital
Block Array
(1 Row,
4 Blocks)
Digital
Decimator
I
2
C
Clocks
SYSTEM RESOURCES
June 2004
© Cypress MicroSystems, Inc. 2004 — Document No. 38-12009 Rev. *E
■ Precision, Programmable Clocking
❐ Internal ±2.5% 24/48 MHz Oscillator
❐ High-Accuracy 24 MHz with Optional 32.768
kHz Crystal and PLL
❐ Optional External Oscillator, up to 24 MHz
❐ Internal Oscillator for Watchdog and Sleep
■ Flexible On-Chip Memory
❐ 2K Bytes Flash Program Storage 50,000
Erase/Write Cycles
❐ 256 Bytes SRAM Data Storage
❐ In-System Serial Programming (ISSP)
❐ Partial Flash Updates
❐ Flexible Protection Modes
❐ EEPROM Emulation in Flash
■ Programmable Pin Configurations
❐ 25 mA Sink on all GPIO
❐ Pull up, Pull down, High Z, Strong, or Open
Drain Drive Modes on all GPIO
❐ Up to 8 Analog Inputs on GPIO
❐ One 30 mA Analog Outputs on GPIO
❐ Configurable Interrupt on all GPIO
Analog
Port 1
Port 0
Drivers
Global Analog Interconnect
Flash 2K
Sleep and
Watchdog
ANALOG SYSTEM
Analog
Analog
Ref
Block
Array
Analog
(1 Column,
Input
3 Blocks)
Muxing
POR and LVD
Internal
Voltage
System Resets
Ref.
Final Data Sheet
■ Additional System Resources
❐ I
2
C Slave, Master, and Multi-Master to
400 kHz
❐ Watchdog and Sleep Timers
❐ User-Configurable Low Voltage Detection
❐ Integrated Supervisory Circuit
❐ On-Chip Precision Voltage Reference
■ Complete Development Tools
❐ Free Development Software
(PSoC™ Designer)
❐ Full-Featured, In-Circuit Emulator and
Programmer
❐ Full Speed Emulation
❐ Complex Breakpoint Structure
❐ 128K Bytes Trace Memory
PSoC™ Functional Overview
The PSoC™ family consists of many Mixed Signal Array with
On-Chip Controller devices. These devices are designed to
replace multiple traditional MCU-based system components
with one, low cost single-chip programmable device. PSoC
devices include configurable blocks of analog and digital logic,
as well as programmable interconnects. This architecture
allows the user to create customized peripheral configurations
that match the requirements of each individual application.
Additionally, a fast CPU, Flash program memory, SRAM data
memory, and configurable IO are included in a range of conve-
nient pinouts and packages.
The PSoC architecture, as illustrated on the left, is comprised of
four main areas: PSoC Core, Digital System, Analog System,
and System Resources. Configurable global busing allows all
the device resources to be combined into a complete custom
system. The PSoC CY8C22x13 family can have up to two IO
ports that connect to the global digital and analog interconnects,
providing access to 4 digital blocks and 3 analog blocks.
The PSoC Core
The PSoC Core is a powerful engine that supports a rich fea-
ture set. The core includes a CPU, memory, clocks, and config-
urable GPIO (General Purpose IO).
The M8C CPU core is a powerful processor with speeds up to
24 MHz, providing a four MIPS 8-bit Harvard architecture micro-
1
[+] Feedback

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the CY8C22113 and is the answer not in the manual?

Questions and answers

Summary of Contents for Cypress CY8C22113

  • Page 1 PSoC™ Mixed Signal Array CY8C22113 and CY8C22213 Features ■ Powerful Harvard Architecture Processor ❐ M8C Processor Speeds to 24 MHz ❐ Low Power at High Speed ❐ 3.0 to 5.25 V Operating Voltage ❐ Industrial Temperature Range: -40°C to +85°C ■...
  • Page 2 CY8C22x13 Final Data Sheet processor. The CPU utilizes an interrupt controller with 10 vec- tors, to simplify programming of real time embedded events. Program execution is timed and protected using the included Sleep and Watch Dog Timers (WDT). Memory encompasses 2 KB of Flash for program storage, 256 bytes of SRAM for data storage, and up to 2 KB of EEPROM emulated using the Flash.
  • Page 3 CY8C22x13 Final Data Sheet Analog blocks are provided in columns of three, which includes one CT (Continuous Time) and two SC (Switched Capacitor) blocks. The number of blocks is dependant on the device family which is detailed in the table titled “PSoC Device Characteris- tics”...
  • Page 4: Getting Started

    CY8C22x13 Final Data Sheet Getting Started The quickest path to understanding the PSoC silicon is by read- ing this data sheet and using the PSoC Designer Integrated Development Environment (IDE). This data sheet is an over- view of the PSoC integrated circuit and presents specific pin, register, and electrical specifications.
  • Page 5: Hardware Tools

    CY8C22x13 Final Data Sheet PSoC Designer Software Subsystems Device Editor The Device Editor subsystem allows the user to select different onboard analog and digital components called user modules using the PSoC blocks. Examples of user modules are ADCs, DACs, Amplifiers, and Filters. The device editor also supports easy development of multiple configurations and dynamic reconfiguration.
  • Page 6 CY8C22x13 Final Data Sheet User Modules and the PSoC Development Process The development process for the PSoC device differs from that of a traditional fixed function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and by lowering inventory costs.
  • Page 7: Table Of Contents

    CY8C22x13 Final Data Sheet Document Conventions Acronyms Used The following table lists the acronyms that are used in this doc- ument. Acronym Description alternating current analog-to-digital converter application programming interface central processing unit continuous time digital-to-analog converter direct current EEPROM electrically erasable programmable read-only memory full scale range GPIO...
  • Page 8: Pin Information

    Analog column mux input. P0[6] Analog column mux input. Power Supply voltage. LEGEND: A = Analog, I = Input, and O = Output. June 2004 CY8C22113 8-Pin PSoC Device Description I2C SCL, XTALin, P1[1] CY8C22213 20-Pin PSoC Device Description AI, P0[7] AIO, P0[5]...
  • Page 9: 32-Pin Part Pinout

    CY8C22x13 Final Data Sheet 1.1.3 32-Pin Part Pinout Table 1-3. 32-Pin Part Pinout (MLF*) Type Name Digital Analog No connection. Do not use. No connection. Do not use. No connection. Do not use. No connection. Do not use. Power Ground connection. Power Ground connection.
  • Page 10: Register Reference

    Register Reference This chapter lists the registers of the CY8C22x13 PSoC device by way of mapping tables, in offset order. For detailed register infor- mation, reference the PSoC™ Mixed Signal Array Technical Reference Manual. Register Conventions 2.1.1 Abbreviations Used The register conventions specific to this section are listed in the following table.
  • Page 11 CY8C22x13 Final Data Sheet Register Map Bank 0 Table: User Space PRT0DR PRT0IE PRT0GS PRT0DM2 PRT1DR PRT1IE PRT1GS PRT1DM2 DBB00DR0 AMX_IN DBB00DR1 DBB00DR2 DBB00CR0 ARF_CR DBB01DR0 CMP_CR0 DBB01DR1 ASY_CR DBB01DR2 CMP_CR1 DBB01CR0 DCB02DR0 DCB02DR1 DCB02DR2 DCB02CR0 DCB03DR0 DCB03DR1 DCB03DR2 DCB03CR0 ACB01CR3 ACB01CR0 ACB01CR1...
  • Page 12 CY8C22x13 Final Data Sheet Register Map Bank 1 Table: Configuration Space PRT0DM0 PRT0DM1 PRT0IC0 PRT0IC1 PRT1DM0 PRT1DM1 PRT1IC0 PRT1IC1 DBB00FN CLK_CR0 DBB00IN CLK_CR1 DBB00OU ABF_CR0 DBB01FN DBB01IN DBB01OU AMD_CR1 ALT_CR0 DCB02FN DCB02IN DCB02OU DCB03FN DCB03IN DCB03OU ACB01CR3 ACB01CR0 ACB01CR1 ACB01CR2 Blank fields are Reserved and should not be accessed.
  • Page 13: Electrical Specifications

    Electrical Specifications This chapter presents the DC and AC electrical specifications of the CY8C22x13 PSoC device. For the most up to date electrical specifications, confirm that you have the most recent data sheet by referencing the web at C ≤ T ≤...
  • Page 14: Absolute Maximum Ratings

    CY8C22x13 Final Data Sheet Absolute Maximum Ratings Table 3-2. Absolute Maximum Ratings Symbol Description Storage Temperature Ambient Temperature with Power Applied Supply Voltage on Vdd Relative to Vss DC Input Voltage – DC Voltage Applied to Tri-state Maximum Current into any Port Pin Maximum Current into any Port Pin Configured as Analog MAIO Driver...
  • Page 15: Dc Electrical Characteristics

    CY8C22x13 Final Data Sheet DC Electrical Characteristics 3.3.1 DC Chip-Level Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C ≤ T ≤ 85°C, or 3.0V to 3.6V and -40°C ≤ T are for design guidance only or unless otherwise specified.
  • Page 16: Dc Operational Amplifier Specifications

    CY8C22x13 Final Data Sheet 3.3.3 DC Operational Amplifier Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C ≤ T ≤ 85°C, or 3.0V to 3.6V and -40°C ≤ T are for design guidance only or unless otherwise specified.
  • Page 17 CY8C22x13 Final Data Sheet Table 3-7. 3.3V DC Operational Amplifier Specifications Symbol Description Input Offset Voltage (absolute value) Low Power OSOA Input Offset Voltage (absolute value) Mid Power High Power is 5 Volt Only Average Input Offset Voltage Drift OSOA Input Leakage Current (Port 0 Analog Pins) EBOA Input Capacitance (Port 0 Analog Pins)
  • Page 18: Dc Analog Output Buffer Specifications

    CY8C22x13 Final Data Sheet 3.3.4 DC Analog Output Buffer Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C ≤ T ≤ 85°C, or 3.0V to 3.6V and -40°C ≤ T are for design guidance only or unless otherwise specified.
  • Page 19: Dc Analog Reference Specifications

    CY8C22x13 Final Data Sheet 3.3.5 DC Analog Reference Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C ≤ T ≤ 85°C, or 3.0V to 3.6V and -40°C ≤ T are for design guidance only or unless otherwise specified.
  • Page 20: Dc Por And Lvd Specifications

    CY8C22x13 Final Data Sheet 3.3.7 DC POR and LVD Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C ≤ T ≤ 85°C, or 3.0V to 3.6V and -40°C ≤ T are for design guidance only or unless otherwise specified.
  • Page 21: Dc Programming Specifications

    CY8C22x13 Final Data Sheet 3.3.8 DC Programming Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C ≤ T ≤ 85°C, or 3.0V to 3.6V and -40°C ≤ T are for design guidance only or unless otherwise specified.
  • Page 22: Ac Electrical Characteristics

    CY8C22x13 Final Data Sheet AC Electrical Characteristics 3.4.1 AC Chip-Level Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C ≤ T ≤ 85°C, or 3.0V to 3.6V and -40°C ≤ T are for design guidance only or unless otherwise specified.
  • Page 23 CY8C22x13 Final Data Sheet Enable PLLSLEWLOW Gain Figure 3-3. PLL Lock for Low Gain Setting Timing Diagram Select 32K2 Figure 3-4. External Crystal Oscillator Startup Timing Diagram Figure 3-5. 24 MHz Period Jitter (IMO) Timing Diagram 32K2 Figure 3-6. 32 kHz Period Jitter (ECO) Timing Diagram June 3, 2004 24 MHz 32 kHz...
  • Page 24: Ac General Purpose Io Specifications

    CY8C22x13 Final Data Sheet 3.4.2 AC General Purpose IO Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C ≤ T ≤ 85°C, or 3.0V to 3.6V and -40°C ≤ T are for design guidance only or unless otherwise specified.
  • Page 25: Ac Operational Amplifier Specifications

    CY8C22x13 Final Data Sheet 3.4.3 AC Operational Amplifier Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C ≤ T ≤ 85°C, or 3.0V to 3.6V and -40°C ≤ T are for design guidance only or unless otherwise specified.
  • Page 26 CY8C22x13 Final Data Sheet Table 3-18. 3.3V AC Operational Amplifier Specifications Symbol Description Rising Settling Time from 80% of ∆ V to 0.1% of ∆ V (10 pF load, Unity Gain) Power = Low Power = Low, Opamp Bias = High Power = Medium Power = Medium, Opamp Bias = High Power = High (3.3 Volt High Bias Operation not supported)
  • Page 27: Ac Digital Block Specifications

    CY8C22x13 Final Data Sheet 3.4.4 AC Digital Block Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C ≤ T ≤ 85°C, or 3.0V to 3.6V and -40°C ≤ T are for design guidance only or unless otherwise specified.
  • Page 28: Ac Analog Output Buffer Specifications

    CY8C22x13 Final Data Sheet 3.4.5 AC Analog Output Buffer Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C ≤ T ≤ 85°C, or 3.0V to 3.6V and -40°C ≤ T are for design guidance only or unless otherwise specified.
  • Page 29: Ac External Clock Specifications

    CY8C22x13 Final Data Sheet 3.4.6 AC External Clock Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C ≤ T ≤ 85°C, or 3.0V to 3.6V and -40°C ≤ T are for design guidance only or unless otherwise specified.
  • Page 30: Ac I2C Specifications

    CY8C22x13 Final Data Sheet 3.4.8 AC I C Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C ≤ T ≤ 85°C, or 3.0V to 3.6V and -40°C ≤ T are for design guidance only or unless otherwise specified.
  • Page 31: Packaging Information

    Packaging Information This chapter illustrates the packaging specifications for the CY8C22x13 PSoC device, along with the thermal impedances for each package and the typical package capacitance on crystal pins. Packaging Dimensions May 2004 © Cypress MicroSystems, Inc. 2003 — Document No. 38-12009 Rev. *E Figure 4-1.
  • Page 32 CY8C22x13 Final Data Sheet June 3, 2004 Figure 4-2. 8-Lead (150-Mil) SOIC Figure 4-3. 20-Lead (300-Mil) Molded DIP Document No. 38-12009 Rev. *E 4. Packaging Information 51-85066 *B 51-85066 *B 51-85066 - *C 51-85011 - *A 51-85011-A [+] Feedback...
  • Page 33 CY8C22x13 Final Data Sheet 4. Packaging Information 51-85077 - *C Figure 4-4. 20-Lead (210-Mil) SSOP 51-85024 - *B Figure 4-5. 20-Lead (300-Mil) Molded SOIC June 3, 2004 Document No. 38-12009 Rev. *E [+] Feedback...
  • Page 34: Thermal Impedances

    CY8C22x13 Final Data Sheet Thermal Impedances Table 4-1. Thermal Impedances per Package Package 8 PDIP 8 SOIC 20 PDIP 20 SSOP 20 SOIC 32 MLF θ + POWER x Capacitance on Crystal Pins Table 4-2: Typical Package Capacitance on Crystal Pins Package Package Capacitance 8 PDIP...
  • Page 35: Ordering Information

    The following table lists the CY8C22x13 PSoC Device family’s key package features and ordering codes. Table 5-1. CY8C22x13 PSoC Device Family Key Features and Ordering Information 8 Pin (300 Mil) DIP CY8C22113-24PI 8 Pin (150 Mil) SOIC CY8C22113-24SI 8 Pin (150 Mil) SOIC...
  • Page 36: Sales And Company Information

    Sales – http://www.cypress.com/aboutus/sales_locations.cfm Technical Support – http://www.cypress.com/support/login.cfm Revision History Table 6-1. CY8C22x13 Data Sheet Revision History Document Title: CY8C22113 and CY8C22213 PSoC Mixed Signal Array Final Data Sheet Document Number: 38-12009 Revision ECN # Issue Date 128180 06/30/2003 New Silicon.

This manual is also suitable for:

Cy8c22213

Table of Contents

Save PDF