Table 4.6 Bit Definitions Of Drive Address Register; Table 4.7 Bit Definitions Of Atapi Byte Count Register - Fujitsu MCM3064AP Product Manual

Fujitsu computer drive user manual
Table of Contents

Advertisement

Host Interface
4.3.1.5 Drive Address register
This register's bits are defined as shown below.

Table 4.6 Bit definitions of Drive Address register

7
6
HiZ
nWTG
HiZ is always in the high-impedance state.
nWTG indicates the status of the ODD internal data write control signal
(Write Gate).
nHS3 indicates a binary complement of bits 3 to 0 of the drive select register.
nDS1 is the device select bit for device 1. It is 0 when device 1 is selected.
nDS0 is the device select bit for device 0. It is 0 when device 0 is selected.
4.3.1.6 ATAPI Byte Count register
This register's bits are defined as shown below.

Table 4.7 Bit definitions of ATAPI Byte Count register

7
6
This register is used for PIO transfer only. The ODD sets the byte count to be
transferred by the host in this register and sets DRQ to 1. The ODD does not
update this register until transfer starts.
4-8
5
4
nHS3
nHS2
NhS1
5
4
Byte Count (Bits 7-0)
Byte Count (Bits 15-8)
3
2
1
nHS0
nDS1
3
2
1
0
nDS0
Read
0
R/W
R/W
C156-E227-01EN

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

Mcm3130ap

Table of Contents