Zsfp/Zsfp+ Module Connector; Gty105: Hsdp And 2X Zsfp - Xilinx VCK190 Series User Manual

Table of Contents

Advertisement

GTY105: HSDP and 2x zSFP

GTY105 channel 1 is not used.
The GTY105 channel 0 high-speed debug port is a new feature that will be supported in the
future. GTY105 REFCLK1 receives the HSDP_SI570_CLK from Si570 U5 (default frequency
156.25 MHz).
GTY105 channel 2 is wired to SFP0 and channel 3 is wired to SFP1. The two zSFPs are
implemented in a dual-port stacked connector J287 (SFP0 lower, SFP1 upper). Each SFP has an
I2C connection to the I2C1 bus through the I2C multiplexer (TCA9548PWR U214) as
documented in
PMC MIO[44:45] I2C1
GTY105 REFCLK0 receives the zSFP_SI570_CLK from Si570 U192 (default frequency 156.25
MHz).

zSFP/zSFP+ Module Connector

[Figure
3, callout 13]
The VCK190 board hosts dual-port zSFP/zSFP+ J287, which accepts zSFP or zSFP+ modules.
The following figure shows the zSFP/zSFP+ module connector circuitry typical of the two
implementations.
UG1366 (v1.0) January 7, 2021
VCK190 Board User Guide
Bus.
Figure 20: zSFP/zSFP+ Module Connector
Chapter 3: Board Component Descriptions
Send Feedback
X24953-121420
www.xilinx.com
53

Advertisement

Table of Contents
loading

This manual is also suitable for:

Ek-vck190-g-edEk-vck190-g-ed-jVmk180

Table of Contents