Option Rom Mapping; Pci Interrupts; Pci Power Management Support; Pci Sub-Busses - HP Compaq d330 DT Technical Reference Manual

Hp compaq d330 dt: reference guide
Hide thumbs Also See for Compaq d330 DT:
Table of Contents

Advertisement

4.2.3 OPTION ROM MAPPING

During POST, the PCI bus is scanned for devices that contain their own specific firmware in
ROM. Such option ROM data, if detected, is loaded into system memory's DOS compatibility
area (refer to the system memory map shown in chapter 3).

4.2.4 PCI INTERRUPTS

Eight interrupt signals (INTA- thru INTH-) are available for use by PCI devices. These signals
may be generated by on-board PCI devices or by devices installed in the PCI slots. For more
information on interrupts including PCI interrupt mapping refer to the "System Resources" section
4.4.

4.2.5 PCI POWER MANAGEMENT SUPPORT

This system complies with the PCI Power Management Interface Specification (rev 1.0). The PCI
Power Management Enable (PME-) signal is supported by the chipset and allows compliant PCI
and AGP peripherals to initiate the power management routine.

4.2.6 PCI SUB-BUSSES

The chipset implements two data busses that are supplementary in operation to the PCI bus:
4.2.6.1
Hub Link Bus
The chipset implements a Hub Link bus between the MCH
to
software and is not accessible for expansion purposes.
4.2.6.2
LPC Bus
The 82801 ICH5 implements a Low Pin Count (LPC) bus for handling transactions to and fr
the 47B387 Super I/O Controller as well as the 82802 Firm
transfers data a nibble (4 bits) at a time at a 33-MHz rate.
and the ICH5. This bus is transparent
ware Hub (FWH). The LPC bus
hp compaq d330 and d530 Series of Personal Computers
Featuring the Intel Pentium 4 Processor
First Edition - June 2003
Technical Reference Guide
om
4-7

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents