Non-Maskable Interrupts - HP Compaq d330 DT Technical Reference Manual

Hp compaq d330 dt: reference guide
Hide thumbs Also See for Compaq d330 DT:
Table of Contents

Advertisement

Chapter 4 System Support
The PCI interrupts can be configured by PCI Configuration Registers 60h..63h to share the
standard ISA interrupts (IRQn).
NOTE: The APIC mode is supported by the Windows NT, Windows 2000, and
Windows XP operating systems. Systems running the Windows 95 or 98 operating
system will need to run in 8259 mode.
Maskable Interrupt processing is controlled and monitored through standard AT-type I/O-mapped
registers. These registers are listed in Table 4-7.
Table 4-7. Maskable Interrupt Control Registers
Maskable Interrupt Control Registers
I/O Port
Register
020h
Base Address, Int. Cntlr. 1
021h
Initialization Command Word 2-4, Int. Cntlr. 1
0A0h
Base Address, Int. Cntlr. 2
0A1h
Initialization Command Word 2-4, Int. Cntlr. 2
The initialization and operation of the interrupt control registers follows standard AT-type
p
rotocol.
4.4.1.2

Non-Maskable Interrupts

Non-maskable interrupts cannot be masked (inhibited) within the microprocessor itself but may be
maskable by software using logic external to the microprocessor. There are two non-maskable
interrupt signals: the NMI- and the SMI-. These signals have service priority over all maskable
i
nterrupts, with the SMI- having top priority over all interrupts including the NMI-.
N
MI- Generation
The Non-Maskable Interrupt (NMI-) signal can be generated by one of the following actions:
♦ Parity errors detected on a PCI bus (activating SERR- or PER
Microprocessor internal error (activating IERRA or IERRB)
The SERR- and PERR- signals a
the NMI to the microprocessor.
4-16
hp compaq d330 and d530 Series of Personal Computers
Featuring the Intel Pentium 4 Processor
Table 4-7.
re routed through the ICH5 component, which in turn activates
First Edition – June 2003
R-).

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents