Cypress Semiconductor CY7C1333H Specification Sheet

Cypress 2-mbit (64k x 32) flow-through sram with nobl architecture specification sheet

Advertisement

Quick Links

Features
• Can support up to 133-MHz bus operations with zero
wait states.
— Data is transferred on every clock.
• Pin compatible and functionally equivalent to ZBT™
devices
• Internally self-timed output buffer control to eliminate
the need to use OE
• Registered inputs for flow-through operation
• Byte Write capability
• 64K x 32 common I/O architecture
• Single 3.3V power supply
• Fast clock-to-output times
— 6.5 ns (for 133-MHz device)
— 8.0 ns (for 100-MHz device)
• Clock Enable (CEN) pin to suspend operation
• Synchronous self-timed writes Offered in Lead-Free
• Asynchronous Output Enable
• Offered in Lead-Free JEDEC-standard 100 TQFP
package
• Burst Capability—linear or interleaved burst order
Logic Block Diagram
A0, A1, A
MODE
CE
CLK
C
CEN
ADV/LD
BW
A
BW
B
BW
C
BW
D
WE
OE
CE1
CE2
CE3
ZZ
Note:
1. For best-practices recommendations, please refer to the Cypress application note System Design Guidelines on www.cypress.com.
Cypress Semiconductor Corporation
Document #: 001-00209 Rev. **
PRELIMINARY
2-Mbit (64K x 32) Flow-Through SRAM
Functional Description
The CY7C1333H is a 3.3V, 64K x 32 Synchronous
Flow-through Burst SRAM designed specifically to support
unlimited true back-to-back Read/Write operations without the
insertion of wait states. The CY7C1333H is equipped with the
advanced No Bus Latency™ (NoBL™) logic required to
enable consecutive Read/Write operations with data being
transferred on every clock cycle. This feature dramatically
improves the throughput of data through the SRAM, especially
in systems that require frequent Write-Read transitions.
All synchronous inputs pass through input registers controlled
by the rising edge of the clock. The clock input is qualified by
the Clock Enable (CEN) signal, which when deasserted
suspends operation and extends the previous clock cycle.
Maximum access delay from the clock rise is 6.5 ns (133-MHz
device).
Write operations are controlled by the two Byte Write Select
(BW
conducted with on-chip synchronous self-timed write circuitry.
Three synchronous Chip Enables (CE
asynchronous Output Enable (OE) provide for easy bank
selection and output three-state control. In order to avoid bus
contention, the output drivers are synchronously three-stated
during the data portion of a write sequence.
ADDRESS
A1
REGISTER
D1
A0
D0
BURST
ADV/LD
LOGIC
C
WRITE ADDRESS
REGISTER
WRITE REGISTRY
AND DATA COHERENCY
CONTROL LOGIC
READ LOGIC
SLEEP
Control
3901 North First Street
with NoBL™ Architecture
• Low standby power
) and a Write Enable (WE) input. All writes are
[A:D]
A1'
Q1
A0'
Q0
S
E
N
S
MEMORY
WRITE
E
ARRAY
DRIVERS
A
M
P
S
INPUT
E
REGISTER
,
San Jose
CA 95134
CY7C1333H
[1]
, CE
, CE
) and an
1
2
3
O
U
T
P
D
U
A
T
T
A
B
U
S
DQs
F
T
F
E
E
E
R
R
S
I
N
E
G
408-943-2600
Revised April 11, 2005
[+] Feedback

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the CY7C1333H and is the answer not in the manual?

Questions and answers

Subscribe to Our Youtube Channel

Summary of Contents for Cypress Semiconductor CY7C1333H

  • Page 1 The CY7C1333H is a 3.3V, 64K x 32 Synchronous Flow-through Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1333H is equipped with the advanced No Bus Latency™ (NoBL™) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle.
  • Page 2: Selection Guide

    Maximum CMOS Standby Current Shaded area contains advance information. Please contact your local Cypress sales representative for availability of this part. Pin Configurations BYTE C BYTE D Document #: 001-00209 Rev. ** PRELIMINARY CY7C1333H-133 CY7C1333H-100 100-lead TQFP CY7C1333H CY7C1333H Unit BYTE B...
  • Page 3 [1:0] to select/deselect the device. to select/deselect the device. to select/deselect the device. are placed in a three-state condition. The outputs are automatically three-stated CY7C1333H or left or left floating selects interleaved Page 3 of 12 [+] Feedback...
  • Page 4: Functional Overview

    Burst Read Accesses The CY7C1333H has an on-chip burst counter that allows the user the ability to supply a single address and conduct up to four Reads without reasserting the address inputs. ADV/LD must be driven LOW in order to load a new address into the SRAM, as described in the Single Read Access section above.
  • Page 5 A1, A0 Test Conditions − 0.2V ZZ > V − 0.2V ZZ > V ZZ < 0.2V This parameter is sampled This parameter is sampled ADV/LD CY7C1333H Second Third Fourth Address Address Address A1, A0 A1, A0 A1, A0 Min.
  • Page 6 Write No Bytes Written Write Byte A – (DQ Write Byte B – (DQ Write Byte C – (DQ Write Byte D – (DQ Write All Bytes Document #: 001-00209 Rev. ** PRELIMINARY CY7C1333H Page 6 of 12 [+] Feedback...
  • Page 7: Maximum Ratings

    EIA/JESD51 /2), undershoot: V (AC)> –2V (Pulse width less than t (min.) within 200 ms. During this time V < V and V CY7C1333H 3.3V – 5%/+10% 3.3V – 5% to Min. Max. Unit 3.135 3.135 + 0.3V...
  • Page 8 V and t is less than t to eliminate bus contention between SRAMs when sharing the same OELZ CY7C1333H 100 TQFP Package Unit ALL INPUT PULSES ≤ 1 ns ≤...
  • Page 9: Switching Characteristics

    READ READ BURST WRITE Q(A3) Q(A4) READ D(A2+1) Q(A4+1) DON’T CARE UNDEFINED is LOW. When CE is HIGH, CE is HIGH or CE CY7C1333H 133 MHz 100 MHz Min. Max. Min. Max. Unit t CHZ Q(A4+1) D(A5) Q(A6) D(A7) t DOH...
  • Page 10: Ordering Information

    ALL INPUTS (except ZZ) Outputs (Q) Ordering Information Speed Package (MHz) Ordering Code Name CY7C1333H-133AXC A101 CY7C1333H-133AXI A101 CY7C1333H-100AXC A101 CY7C1333H-100AXI A101 Shaded area contains advance information. Please contact your local Cypress sales representative for availability of this part. 21. The IGNORE CLOCK EDGE or STALL cycle (Clock 3) illustrated CEN being used to create a pause. A write is not performed during this cycle.
  • Page 11: Package Diagram

    The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. PRELIMINARY CY7C1333H 51-85050-*A Page 11 of 12...
  • Page 12 CY7C1333H PRELIMINARY Document History Page Document Title: CY7C1333H 2-Mbit (64K x 32) Flow-Through SRAM with NoBL™ Architecture Document Number: 001-00209 Orig. of REV. ECN NO. Issue Date Change Description of Change 347377 See ECN New Datasheet Document #: 001-00209 Rev. **...

Table of Contents

Save PDF