Cypress CY62146DV30 Specification Sheet

4-mbit (256k x 16) static ram

Advertisement

Quick Links

Features
• Very high speed: 45 ns
• Wide voltage range: 2.20V–3.60V
• Pin-compatible with CY62146CV30
• Ultra-low active power
— Typical active current: 1.5 mA @ f = 1 MHz
— Typical active current: 8 mA @ f = f
• Ultra low standby power
• Easy memory expansion with CE, and OE features
• Automatic power-down when deselected
• CMOS for optimum speed/power
• Packages offered 48-ball BGA and 44-pin TSOPII
• Also available in Lead-free packages
Functional Description
The CY62146DV30 is a high-performance CMOS static RAM
organized as 256K words by 16 bits. This device features ad-
vanced circuit design to provide ultra-low active current. This
is ideal for providing More Battery Life™ (MoBL
applications such as cellular telephones. The device also has
Logic Block Diagram
A
10
A
9
A
8
A
7
A
6
A
5
A
4
A
3
A
2
A
1
A
0
Note:
1. For best practice recommendations, please refer to the Cypress application note "System Design Guidelines" on http://www.cypress.com.
Cypress Semiconductor Corporation
Document #: 38-05339 Rev. *A
max
[1]
) in portable
DATA IN DRIVERS
256K x 16
RAM Array
COLUMN DECODER
3901 North First Street
4-Mbit (256K x 16) Static RAM
an automatic power-down feature that significantly reduces
power consumption. The device can also be put into standby
mode reducing power consumption by more than 99% when
deselected (CE HIGH). The input/output pins (I/O
I/O
) are placed in a high-impedance state when: deselected
15
(CE HIGH), outputs are disabled (OE HIGH), both Byte High
Enable and Byte Low Enable are disabled (BHE, BLE HIGH),
or during a write operation (CE LOW and WE LOW).
Writing to the device is accomplished by taking Chip Enable
(CE) and Write Enable (WE) inputs LOW. If Byte Low Enable
(BLE) is LOW, then data from I/O pins (I/O
written into the location specified on the address pins (A
through A
). If Byte High Enable (BHE) is LOW, then data
17
from I/O pins (I/O
through I/O
8
specified on the address pins (A
Reading from the device is accomplished by taking Chip
Enable (CE) and Output Enable (OE) LOW while forcing the
Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW,
then data from the memory location specified by the address
pins will appear on I/O
to I/O
0
LOW, then data from memory will appear on I/O
the truth table at the back of this data sheet for a complete
description of read and write modes.
The CY62146DV30 is available in a 48-ball VFBGA, 44-pin
TSOPII packages.
I/O
–I/O
0
I/O
–I/O
8
,
San Jose
CA 95134
CY62146DV30
through
0
through I/O
), is
0
7
) is written into the location
15
through A
).
0
17
. If Byte High Enable (BHE) is
7
to I/O
. See
8
15
7
15
BHE
WE
CE
OE
BLE
408-943-2600
Revised February 2, 2005
0
[+] Feedback

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the CY62146DV30 and is the answer not in the manual?

Questions and answers

Subscribe to Our Youtube Channel

Summary of Contents for Cypress CY62146DV30

  • Page 1 LOW, then data from memory will appear on I/O the truth table at the back of this data sheet for a complete description of read and write modes. The CY62146DV30 is available in a 48-ball VFBGA, 44-pin  ) in portable TSOPII packages.
  • Page 2: Pin Configuration

    5. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V Document #: 38-05339 Rev. *A Operating I f = 1MHz Speed Max. (ns) Typ. Max. 3.60 3.60 3.60 CY62146DV30 44 TSOP II (Top View) Power Dissipation (mA) f = f Standby I (µA) Typ. Max. Typ. Max. = 25°C.
  • Page 3: Maximum Ratings

    (per MIL-STD-883, Method 3015) Latch-up Current... >200 mA Operating Range + 0.3V CC(MAX) Device CY62146DV30L Industrial –40°C to +85°C 2.20V to 3.60V + 0.3V CC(MAX) CY62146DV30LL CY62146DV30-45 CY62146DV30-55 Min. Typ. Max. Min. Typ. = 2.20V = 2.70V = 2.20V = 2.70V 0.3V 0.3V...
  • Page 4: Thermal Resistance

    – 0.2V or V < 0.2V DATA RETENTION MODE CC(min) > 1.5 V > 100 µs or stable at V > 100 µs. to V CC(min.) CC(min.) CY62146DV30 Max. Unit TSOP II Unit °C/W 75.13 °C/W 8.86 8.95 Fall Time = 1 V/ns Unit Ω...
  • Page 5: Switching Characteristics

    “AC Test Loads and Waveforms” section. is less than t is less than t HZCE LZCE HZBE LZBE HZOE , BHE and/or BLE = V CY62146DV30 55 ns 70 ns Max. Min. Max. Unit CC(typ) is less than t...
  • Page 6: Switching Waveforms

    17. WE is HIGH for read cycle. 18. Address valid prior to or coincident with CE and BHE, BLE transition LOW. Document #: 38-05339 Rev. *A [16, 17] DATA VALID , BHE and/or BLE = V CY62146DV30 DATA VALID HZCE HZOE HZBE HIGH...
  • Page 7 20. If CE goes HIGH simultaneously with WE = V , the output remains in a high-impedance state. 21. During this period, the I/Os are in output state and input signals should not be applied. Document #: 38-05339 Rev. *A DATA DATA CY62146DV30 Page 7 of 11 [+] Feedback...
  • Page 8 Write Cycle No. 3 (WE Controlled, OE LOW) ADDRESS BHE/BLE NOTE 21 DATAI/O Write Cycle No. 4 (BHE/BLE Controlled, OE LOW) ADDRESS BHE/BLE DATA I/O NOTE 21 Document #: 38-05339 Rev. *A [20] DATA HZWE [20] HZWE DATA CY62146DV30 LZWE LZWE Page 8 of 11 [+] Feedback...
  • Page 9: Truth Table

    (Pb-free) 48-ball Very Fine Pitch BGA (6 mm × 8mm × 1 mm) 48-ball Very Fine Pitch BGA (6 mm × 8mm × 1 mm) (Pb-free) ZS-44 44-pin TSOP II (Pb-free) CY62146DV30 Mode Power Standby (I Active (I Active (I...
  • Page 10: Package Diagram

    Cypress against all charges. 48-Lead VFBGA (6 x 8 x 1 mm) BV48A 44-Pin TSOP II ZS44 CY62146DV30 51-85150-*B 51-85087-*A...
  • Page 11 Document History Page Document Title:CY62146DV30 MoBL Document Number: 38-05339 Orig. of REV. ECN NO. Issue Date Change 213251 See ECN 316039 See ECN Document #: 38-05339 Rev. *A ® 4-Mbit (256K x 16) Static RAM Description of Change New Data Sheet...

Table of Contents

Save PDF