Renesas M3062PT-EPB User Manual page 62

Emulation probe for m16c/62 group m16c/62p
Hide thumbs Also See for M3062PT-EPB:
Table of Contents

Advertisement

(2) Multiplex Bus Timing
Table 5.6 and Figure 5.5 show the bus timing in memory expansion mode and microprocessor mode
(2-wait, accessing external area, using multiplex bus).
Table 5.6 Memory expansion mode and microprocessor mode (2-wait, accessing external area, using
multiplex bus)
Symbol
td(BCLK-AD)
Address output delay time
th(BCLK-AD)
Address output hold time (BCLK standard)
th(RD-AD)
Address output hold time (RD standard)
th(WR-AD)
Address output hold time (WR standard)
td(BCLK-CS)
Chip-select output delay time
th(BCLK-CS)
Chip-select output hold time (BCLK standard)
th(RD-CS)
Chip-select output hold time (RD standard)
th(WR-CS)
Chip-select output hold time (WR standard)
td(BCLK-RD)
RD signal output delay time
th(BCLK-RD)
RD signal output hold time
td(BCLK-WR)
WR signal output delay time
th(BCLK-WR)
WR signal output hold time
td(BCLK-DB)
Data output delay time (BCLK standard)
th(BCLK-DB)
Data output hold time (BCLK standard)
td(DB-WR)
Data output delay time (WR standard)
th(WR-DB)
Data output hold time (WR standard)
td(BCLK-ALE)
ALE output delay time (BCLK standard)
th(BCLK-ALE)
ALE output hold time (BCLK standard)
td(AD-ALE)
ALE output delay time (Address standard)
th(ALE-AD)
ALE output hold time (Address standard)
td(AD-RD)
After address RD signal output delay time
td(AD-WR)
After address WR signal output delay time
tdz(RD-AD)
Address output floating start time
*1 Calculated by the following formula according to the frequency of BCLK.
9
0.5x10
[ns]
f (BCLK)
*2 Calculated by the following formula according to the frequency of BCLK.
n
9
(
- 0.5)x10
-50 [ns]
f (BCLK)
*3 Calculated by the following formula according to the frequency of BCLK.
9
0.5x10
-40 [ns]
f (BCLK)
Item
n: "2" for 2-wait
( 60 / 80 )
Vcc1 = Vcc2 = 3 V
Actual MCU
This product
[ns]
[ns]
Min.
Max.
Min.
50
4
See left
(*1)
See left
(*1)
See left
50
4
See left
(*1)
See left
(*1)
See left
40
0
See left
40
0
See left
50
4
See left
(*2)
See left
(*1)
See left
40
-4
See left
(*3)
See left
30
See left
0
See left
0
See left
8
Max.
See left
See left
See left
See left
See left
See left
See left

Advertisement

Table of Contents
loading

Table of Contents