Page 2
This evaluation board/kit or development tool is intended for use by an electronics engineer and is not a consumer product. The user should use it properly and in a safe manner. Seiko Epson does not assume any responsibility or liability of any kind of damage and/or fire caused by the use of it.
Introduction 1 Introduction This manual describes the setup and operation of the S5U13706B00C Rev. 1.0 Evaluation Board. The board is designed as an evaluation platform for the S1D13706 Embedded Memory LCD Controller. This document is updated as appropriate. Please check for the latest revision of this document before beginning any development.
Features 2 Features Following are some features of the S5U13706B00C Rev. 1.0 Evaluation Board: • 100-pin TQFP S1D13706F00A Embedded Memory LCD Controller with 80K bytes of embedded SRAM. • Headers for connecting to various Host Bus Interfaces. • Configuration options.
Installation and Configuration 3 Installation and Configuration The S5U13706B00C is designed to support as many platforms as possible. The S5U13706B00C incorporates a DIP switch and seven jumpers which allow both evaluation board and S1D13706 LCD controller to be configured for a specified evaluation platform.
Page 8
• GPIO Pin Input Enable (REG[A9h] bit 7) must be set to 1. • GPIO0 Pin IO Configuration (REG[A8h] bit 0) must be set to 0. • Hardware Video Invert Enable bit (REG[70h] bit 5) must be set to 1. Seiko Epson Corporation S5U13706B00C Rev. 1.0 Evaluation Board Rev. 5.1...
Refer to the S1D13706 Hardware Functional Specification, document number X28B-A-001-xx for details. Note When configured for Sharp HR-TFT or Epson D-TFD panels, JP1 must be set to no jumper and JP6 must be set to position 2-3. GPIO0 connected GPIO0 disconnected...
Page 10
Position 1-2 sets the CLKI2 source to VCLKOUT from the Cypress clock synthesizer (default setting). Position 2-3 sets the CLKI2 source to the external oscillator at U6. External VCLKOUT Oscillator (U6) Figure 3-4: Configuration Jumper (JP3) Location Seiko Epson Corporation S5U13706B00C Rev. 1.0 Evaluation Board Rev. 5.1...
Page 11
Position 1-2 selects software control of the contrast adjustment. Position 2-3 selects manual control of the contrast adjustment using potentiometer R24 (default setting). Manual Software Control Control Figure 3-6: Configuration Jumper (JP5) Location Seiko Epson Corporation S5U13706B00C Rev. 1.0 Evaluation Board Rev. 5.1...
Page 12
Position 1-2 sets the voltage level to 5.0V (default setting). Position 2-3 sets the voltage level to 3.3V. Note When configured for Sharp HR-TFT or Epson D-TFD panels, JP1 must be set to no jumper and JP6 must be set to position 2-3. 5.0V 3.3V...
If the target MC68K bus is 32-bit, then these signals should be connected to D[31:16]. These pins are not used in their corresponding Host Bus Interface mode. Systems are responsible for externally connecting them to the host interface IO V Seiko Epson Corporation S5U13706B00C Rev. 1.0 Evaluation Board Rev. 5.1...
Connected to WE0# of the S1D13706 Connected to WAIT# of the S1D13706 Connected to CS# of the S1D13706 Connected to MR# of the S1D13706 Connected to WE1# of the S1D13706 Connected to TXVDD1 Seiko Epson Corporation S5U13706B00C Rev. 1.0 Evaluation Board Rev. 5.1...
Page 15
+5 volt supply Connected to RD/WR# of the S1D13706 Connected to BS# of the S1D13706 Connected to BUSCLK of the S1D13706 Connected to RD# of the S1D13706 Not connected Not connected Seiko Epson Corporation S5U13706B00C Rev. 1.0 Evaluation Board Rev. 5.1...
GPO on H1 can be inverted by setting JP4 to 2-3. The Sharp HR-TFT MOD signal controls the panel power. This must not be confused with the MOD signal used on many passive panels. Seiko Epson Corporation S5U13706B00C Rev. 1.0 Evaluation Board Rev. 5.1...
Page 17
If REG[10h] bits[1:0] are set for either HR-TFT or D-TFD, some of the pins are used for the HR-TFT or D-TFD interfaces and are not available as GPIO pins. Seiko Epson Corporation S5U13706B00C Rev. 1.0 Evaluation Board Rev. 5.1...
PCI Bridge FPGA to support the PCI bus. 6.2 Direct Host Bus Interface Support The S5U13706B00C is specifically designed to work using the PCI Bridge FPGA in a standard PCI bus environment. However, the S1D13706 directly supports many other host bus interfaces.
Technical Description The S5U13706B00C uses GPO and CVOUT to control the MAX754 as shown in the following table.. Table 6-1: Controlling the MAX754 Signal Turn MAX754 On Turn MAX754 Off Reset MAX754 high CVOUT high X = don’t care When JP5 is set to position 2-3, VDDH is adjustable using R24 (200 potentiometer) to provide an output voltage from +24V to +40V.
LCD Panel Voltage” on page 12 for information on setting the panel voltage). 6.7.2 Extended LCD Connector The S1D13706 directly supports Sharp 18-bit HR-TFT and Epson 18-bit D-TFD panels. The extended LCD connector (H3) provides the extra signals required to support these panels.
25.175MHz. Note If an Epson D-TFD panel is selected, the clock synthesizer cannot be programmed, and external oscillators must provide the clock signals to CLKI and CLKI2. Jumpers JP2 and JP3 allow selection of external oscillators U5 and U6 as the clock source for both CLKI and CLKI2.
Technical Support 12 Technical Support For more information on Epson Display Controllers, visit the Epson Global website. https://global.epson.com/products_and_drivers/semicon/products/display_controllers/ For Sales and Technical Support, contact the Epson representative for your region. https://global.epson.com/products_and_drivers/semicon/information/support.html Seiko Epson Corporation S5U13706B00C Rev. 1.0 Evaluation Board Rev. 5.1...
Need help?
Do you have a question about the S5U13706B00C and is the answer not in the manual?
Questions and answers