Advanced Chipset Features - EPOX IP-4PCI2E Series Installation Manual

Industrial board
Table of Contents

Advertisement

3.6 Advanced Chipset Features

This section allows you to configure the system based on the specific
features of the installed chipset. This chipset manages bus speeds and
access to system memory resources, such as DRAM and the external
cache. It also coordinates communications between the conventional ISA
bus and the PCI bus. It must be stated that these items should never need
to be altered. The default settings have been chosen because they provide
the best operating conditions for your system. The only time you might
consider making any changes would be if you discovered that data was
being lost while using your system.
DRAM Timing Selectable
X CAS Latency Time
X Active To Precharge Delay
X DRAM RAS# To CAS# Delay
X DRAM RAS# Precharge
Memory Frequency For
System BIOS Cacheable
Video BIOS Cacheable
Memory Hole At 15M-16M
AGP Aperture Size (MB)
Init Display First
DRAM Data Integrity Mode
↑↓→←Move Enter: Select +/-/PU/PD: Value F10: Save ESC: Exit F1: General Help
F5: Previous Values
DRAM Timing Selectable:
Select the operating system that is selecting DRAM timing, so select SPD
for setting SDRAM timing by SPD.
The choice: Manual, By SPD.
CAS Latency Time:
When synchronous DRAM is installed, the number of clock cycles of CAS
latency depends on the DRAM timing.
The choice: 2, 2.5 and 3.
Phoenix - AwardBIOS CMOS Setup Utility
Advanced Chipset Features
By SPD
2
6
3
3
Auto
Enabled
Disabled
Disabled
128
PCI Slot
Non-ECC
F6: Fail-safe defaults
____________________________
Menu Level
F7: Optimized Defaults
47
Award BIOS Setup
Item Help

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents