10.7.4 Timing In The Synchronous Motorola Mode - Profichip VPC3+C User Manual

Table of Contents

Advertisement

10.7.4 Timing in the Synchronous Motorola Mode

If the CPU is clocked by the VPC3+C, the output clock pulse (CLKOUT 2/4)
must be 4 times larger than the E_Clock. That is, a clock pulse signal must
be present at the CLK input that is at least 10 times larger than the desired
system clock pulse (E_Clock). The Divider-Pin must be connected to '0'
(divider 4). This results in an E_Clock of 3 MHz.
The request for a read access to the VPC3+C is derived from the rising
edge of the E_Clock (in addition: XCS = 0, R_W = 1). The request for a
write access is derived from the falling edge of the E_Clock (in addition:
XCS = 0, R_W = 0).
E_CLOCK
AB10..0
DB7..0
R_W
XCS
Figure 10-15: Syn
VPC3+C User Manual
Copyright © profichip GmbH 2004-2006
33
32
valid
35
36
chronous Motorola-M de, READ AS = 1)
Revision 1.03
Operational Specifications 10
31
data va
lid
o
(
37
38
39
40
89

Hide quick links:

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the VPC3+C and is the answer not in the manual?

Subscribe to Our Youtube Channel

Table of Contents