Sharp MZ-80B Owner's Manual page 87

Hide thumbs Also See for MZ-80B:
Table of Contents

Advertisement

78
--'
-
AO
-
A15
MREQ
RD
DBO
-
DB?
-
Ml
-
-
RFSH
Ml Cycle
T,
T2
T
w
T
w
T3
T4
~
~ ~ ~ ~
~
"1
PC
X
REFRESH ADDR.
\
\
I
'li\J'"~
t...:..:..:...j
\
I
- - - - -
-l__L_-=_- -l__j"_-
-___r--c-
- - - - - -
- - - - - -
--
--
-
-
- - - - - -
\
INSTRUCTION OP CODE FETCH WITH WAIT STATES
FIGURE 3.0·1A
I
------
- - - - - - -
MEMORY READ OR WRITE
r -
X
-
-
Figure 3.0-2 illustrates the timing of memory read or write cycles other than an OP code fetch (Ml cycle). These
cycles are generally three clock periods long unless wait states are requested by the memory via the WAIT signal. The
MREQ signal and the RD signal
are
used the same as in the fetch
cycle.
In the case of a memory write cycle, the MREQ
also
becomes
active
when the address bus is stable so that it can be used directly as a chip
enable for
dynamic memo-
ries. The WR line
is
active when data on the data bus is stable so that it can be used directly as a R/W pulse to virtually
any type of semiconductor memory. Furthermore the WR signal goes inactive one half T state before the
address
and
data bus contents are changed so that the
overlap
requirements for virtually any type of semiconductor memory type
will be met.
AO
-
A15
MREQ
RD
WR
DATABUS
(D0
-
07)
WAIT
~
-
--
Memory Read Cycle
Memory Write Cycle
Tl
T2
Ts
T,
T2
Ts
~
~
~
~
~ ~
X
MEMORY ADDR.
X
MEMORY ADDR.
\
J
\
I
\
I
\
J
IN
DATAOUT
- - - - -
r-Tl..~
- - - - -
- - - - -
-_-JL~
1 - - - - - -
- - - - -
------
- - - - - -
- - - - -
MEMORY READ OR WRITE CYCLES
FIGURE 3.0·2
f -
X
1---

Advertisement

Table of Contents
loading

Table of Contents