Digital Circuit - Fluke ScopeMeter 123 Service Manual

Industrial scopemeter
Hide thumbs Also See for ScopeMeter 123:
Table of Contents

Advertisement

Amplifier 3 and 4 and connected resistors supply the REFADCT and REFADCB
reference voltages for the ADC's. Both voltages directly influence the gain accuracy of
the ADC's.
The T-ASIC can select some of the reference voltages to be output to pin 8 (REFATT).
The REFATT voltage is used for internal calibration of the input A and B overall gain.
Tracerot Signal
The T-ASIC generates the TRACEROT signal, used by the C-ASIC's. Control signals
TROTRST and TROTCLK are provided by the D-ASIC.
AC/DC Relay and Ω Ω Ω Ω /F Relay Control
The Channel A/B AC/DC relays K171/K271, and the Channel A Ω/F relay K173 are
controlled by the T-ASIC output signals ACDCA (pin 22), ACDCB (pin 23) and OHMA
(pin 24).
SCLK, SDAT Signals
T-ASIC control data, e.g. for trigger source/mode/edge selection and relay control, are
provided by the D-ASIC via the SCLK and SDAT serial control lines..

3.3.4 Digital Circuit

See the Fluke 123 block diagram Figure 3-1, and circuit diagram Figure 9-4.
The Digital part is built up around the D-ASIC MOT0002. It provides the following
functions:
Analog to Digital Conversion of the conditioned Input A and Input B signals
ADC data acquisition for traces and numerical readings
Trigger processing
Pulse width measurements, e.g. for capacitance measurement function
Microprocessor, Flash EPROM and RAM control
Display control
Keyboard control, ON/OFF control
Miscellaneous functions, as PWM signal generation, SDA-SCL serial data control,
probe detection, Slow ADC control, serial RS232 interface control, buzzer control,
etc.
The D-ASIC is permanently powered by the +3V3GAR voltage. The P-ASIC indicates
the status of the +3V3GAR voltage via the VGARVAL line connected to D-ASIC pin
89. If +3V3GAR is correct, VGARVAL is high, and the D-ASIC will start-up. as a
result the D-ASIC functions are operative regardless of the test tool is ON/OFF status.
Analog to Digital Conversion
For voltage and resistance measurements, the Input A/B (B for voltage only) signal is
conditioned by the C-ASIC to 150 mV/division. Zero and gain measurement are done to
eliminate offset and gain errors. The C-ASIC output voltage is supplied to the Channel
A/B ADC (D401/D451 pin 5). The ADC samples the analog voltage, and converts it into
an 8-bit data byte (D0-D7). The data are read and processed by the D-ASIC, see below
"ADC data Acquisition".
Circuit Descriptions
3.3 Detailed Circuit Descriptions
3
3-25

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents