Transcend TS64GSSD10-M Specification page 8

1.0” solid state disk
Table of Contents

Advertisement

T
S
6
4
G
S
S
D
T
S
6
4
G
S
S
D
T
S
6
4
G
S
S
D
True IDE PIO Mode Read/Write Timing Specification
t0
Cycle time (min)
t1
Address Valid to -HIOR/-HIOW setup (min)
t2
-HIOR/-HIOW (min)
t2
-HIOR/-HIOW (min) Register (8 bit)
t2i
-HIOR/-HIOW recovery time (min)
t3
-HIOW data setup (min)
t4
-HIOW data hold (min)
t5
-HIOR data setup (min)
t6
-HIOR data hold (min)
t6Z
-HIOR data tristate (max)
t9
-HIOR/-HIOW to address valid hold
Read Data Valid to DSTROBE active (min),
tRD
if DSTROBE initially low after tA
tA
DSTROBE Setup time
tB
DSTROBE Pulse Width (max)
tC
DSTROBE assertion to release (max)
Notes: All timings are in nanoseconds. All time intervals are recorded in nanoseconds. Although minimum time from DSTROBE high
to HIOR# high is 0 nsec, the minimum HIOR# width is still met.
1) Where t0 denotes the minimum total cycle time, t2 represents the minimum command active time, and t2i is the minimum
command recovery time or command inactive time. Actual cycle time equals the sum of the actual command active time and
the actual command inactive time. The three timing requirements of t0, t2, and t2i are met. The minimum total cycle time
requirement is greater than the sum of t2 and t2i, implying that a host implementation can extend either or both t2 or t2i to
ensure that t0 is equal to or greater than the value reported in the device's identify device data. A PATA implementation
supports any legal host implementation.
2) This parameter specifies the time from the negation edge of HIOR# to the time that the PATA (tri-state) no longer drives the
data bus.
3) The delay from the activation of HIOR# or HIOW# activation until the state of DSTROBE is first sampled. If DSTROBE is
inactive, the host waits until DSTROBE is active before the PIO cycle is completed. When the PATA is not driving DSTROBE,
which is negated at the tA after HIOR# or HIOW# activation, then t5 is met and tRD is not applicable. When the PATA is
driving DSTROBE, which is negated at the time tA after HIOR# or HIOW#, then tRD is met and t5 is not applicable.
4) DSTROBE is not supported in this mode.
Transcend Information Inc.
1
0
-
M
1
0
-
M
1
0
-
M
Item
Mode
0
1
2
600
383
240
70
50
30
165
125
100
290
290
290
-
-
-
60
45
30
30
20
15
50
35
20
5
5
5
30
30
30
20
15
10
0
0
0
35
35
35
1250
1250
1250
5
5
5
13
1.0" Solid State Disk
Note
3
4
180
120
1
30
25
80
70
1
80
70
1
70
25
1
30
20
10
10
20
20
5
5
30
30
2
10
10
0
0
35
35
3
1250
1250
5
5
V1.6

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the TS64GSSD10-M and is the answer not in the manual?

Questions and answers

Subscribe to Our Youtube Channel

Table of Contents