Renesas M3A-HS60 User Manual page 54

Renesas cpu board user's manual
Table of Contents

Advertisement

1
[2,3,6]
D[0:31]
A
A[0:25]
[2,3,6]
A[0:25]
SDRAM_SZ = "H" 32bit MODE
A2
A3
A4
A5
A6
A7
A8
A9
3VCC
A10
A11
A12
A13
R24
R24
A14
R27 0Ω
R27 0Ω
4.7KΩ
4.7KΩ
A15
[2,6]
_CS3
B
_CS3L
1
2
U6A
U6A
HD74LVC14T
HD74LVC14T
SDRAM_SZ = "L" 16bit MODE
A1
A2
A3
A4
A5
A6
A7
C
A8
A9
A10
A11
A12
A13
A14
[2,5]
SDRAM_SZ
D
Ver. 1.0
Ver. 1.0
Ver. 1.0
1
2
U4
U4
SA1
2
46
1A1
1B1
SA2
3
45
1A2
1B2
SA3
4
44
1A3
1B3
SA4
5
43
1A4
1B4
SA5
6
42
1A5
1B5
SA6
7
40
1A6
1B6
9
39
SA7
1A7
1B7
SA8
3VCC
10
38
1A8
1B8
SA9
11
37
1A9
1B9
SA10
12
36
1A10
1B10
13
35
SA11
2A1
2B1
SA12
R25
R25
14
34
2A2
2B2
SA13
4.7KΩ
4.7KΩ
16
33
2A3
2B3
SA14
18
31
2A4
2B4
19
30
2A5
2B5
20
29
2A6
2B6
[2,6]
_RASL
21
28
[2,6]
_CASL
2A7
2B7
22
27
2A8
2B8
[2,6]
RD_WR
23
26
2A9
2B9
24
25
[2,6]
_WE3/_DQMUU
2A10
2B10
[2,6]
_WE2/_DQMUL
48
1
1OE#
NC
47
2OE#
[2,6]
CKE
[2]
CKIOH
PI3C16210A
PI3C16210A
3VCC
CP23
CP23
0.1µF
0.1µF
U7
U7
SA1
2
46
1A1
1B1
SA2
3
45
1A2
1B2
SA3
4
44
1A3
1B3
5
43
SA4
1A4
1B4
SA5
6
42
1A5
1B5
SA6
7
40
1A6
1B6
SA7
9
39
1A7
1B7
SA8
10
38
1A8
1B8
11
37
SA9
1A9
1B9
SA10
12
36
1A10
1B10
SA11
13
35
2A1
2B1
SA12
14
34
2A2
2B2
16
33
SA13
2A3
2B3
SA14
18
31
2A4
2B4
19
30
2A5
2B5
20
29
2A6
2B6
21
28
2A7
2B7
22
27
2A8
2B8
23
26
2A9
2B9
24
25
2A10
2B10
48
1
1OE#
NC
47
2OE#
PI3C16210A
PI3C16210A
3VCC
[2,6]
_WE1/_DQMLU
[2,3,6]
_WE0/_DQMLL
CP25
CP25
[2]
CKIOL
0.1µF
0.1µF
2
3
H5
H5
1
SVDD0
SVDD0
3VCC
R23
R23
0Ω
0Ω
SA[1:15]
U5
U5
SA14
21
BA1
SA13
20
BA0
SA12
35
A11
SA11
22
A10
SA10
34
A9
SA9
33
A8
SA8
32
A7
SA7
31
A6
SA6
30
A5
SA5
29
A4
SA4
26
A3
SA3
25
A2
SA2
24
A1
SA1
23
A0
_CS3H
19
CS
R28
R28
0Ω
0Ω
SDRAS#
18
RAS
R30
R30
0Ω
0Ω
SDCAS#
17
CAS
R29
R29
0Ω
0Ω
SDWE#
16
WE
R31
R31
0Ω
0Ω
DQMUU
39
DQMU
DQMUL
R32
R32
0Ω
0Ω
15
DQML
R33
R33
0Ω
0Ω
SDCKE
37
CKE
38
CLK
EDS1216AATA
EDS1216AATA
H7
H7
1
SVDD1
SVDD1
3VCC
R34
R34
0Ω
0Ω
U8
U8
SA14
21
BA1
SA13
20
BA0
SA12
35
A11
SA11
22
A10
SA10
34
A9
SA9
33
A8
SA8
32
A7
SA7
31
A6
SA6
30
A5
SA5
29
A4
SA4
26
A3
SA3
25
A2
SA2
24
A1
SA1
23
A0
_CS3L
19
CS
18
RAS
17
CAS
16
WE
R36
R36
0Ω
0Ω
DQMLU
39
DQMU
R37
R37
0Ω
0Ω
DQMLL
15
DQML
37
CKE
38
CLK
EDS1216AATA
EDS1216AATA
RENESAS SOLUTIONS CORPORATION
RENESAS SOLUTIONS CORPORATION
RENESAS SOLUTIONS CORPORATION
DRAWN
DRAWN
DRAWN
CHECKED
CHECKED
CHECKED
SCALE
SCALE
SCALE
05-06-01
05-06-01
05-06-01
DATE
DATE
DATE
3
4
SVDD0
SVDDQ0
H6
H6
1
SVDDQ0
SVDDQ0
3VCC
R26
R26
0Ω
0Ω
SD[31:0]
SD31
53
DQ15
SD30
51
DQ14
SD29
50
DQ13
SD28
48
DQ12
SD27
47
DQ11
SD26
45
DQ10
SD25
44
DQ9
42
SD24
DQ8
SD23
13
DQ7
SD22
11
DQ6
SD21
10
DQ5
SD20
8
DQ4
7
SD19
DQ3
SD18
5
DQ2
SD17
4
DQ1
SD16
2
DQ0
40
NC
36
NC
SVDD1
SVDDQ1
H8
H8
1
SVDDQ1
SVDDQ1
3VCC
R35
R35
0Ω
0Ω
SD15
53
DQ15
SD14
51
DQ14
50
SD13
DQ13
SD12
48
DQ12
SD11
47
DQ11
SD10
45
DQ10
SD9
44
DQ9
42
SD8
DQ8
SD7
13
DQ7
SD6
11
DQ6
10
SD5
DQ5
SD4
8
DQ4
SD3
7
DQ3
SD2
5
DQ2
SD1
4
DQ1
2
SD0
DQ0
40
NC
36
NC
SVDDQ0
SVDDQ1
CP27
CP27
CP28
CP28
CP29
CP29
CP30
CP30
0.1µF
0.1µF
0.1µF
0.1µF
0.1µF
0.1µF
0.1µF
0.1µF
M3A-HS60
M3A-HS60
M3A-HS60
SDRAM
SDRAM
SDRAM
DESIGNED
DESIGNED
DESIGNED
APPROVED
APPROVED
APPROVED
DK30477-A
DK30477-A
DK30477-A
4
5
A
DUMPING REGISTER for SDRAM
RA6
RA6
SD7
D7
1
16
SD6
D6
2
15
SD5
3
14
D5
SD4
D4
4
13
SD3
D3
5
12
SD2
D2
6
11
SD1
D1
7
10
SD0
D0
8
9
N0Ω
N0Ω
RA7
RA7
SD15
D15
1
16
SD14
D14
2
15
SD13
D13
3
14
SD12
4
13
D12
SD11
D11
5
12
SD10
D10
6
11
SD9
D9
7
10
SD8
D8
8
9
B
N0Ω
N0Ω
RA8
RA8
SD23
D23
1
16
SD22
D22
2
15
SD21
D21
3
14
SD20
D20
4
13
SD19
5
12
D19
SD18
D18
6
11
SD17
D17
7
10
SD16
D16
8
9
N0Ω
N0Ω
RA9
RA9
SD31
1
16
D31
SD30
D30
2
15
SD29
D29
3
14
SD28
D28
4
13
SD27
D27
5
12
SD26
6
11
D26
SD25
D25
7
10
SD24
D24
8
9
N0Ω
N0Ω
C
Decoupling Caps
SVDD0
SVDD1
CP31
CP31
CP32
CP32
CP33
CP33
CP34
CP34
0.1µF
0.1µF
0.1µF
0.1µF
0.1µF
0.1µF
0.1µF
0.1µF
D
(
(
(
4
4
4
/
/
/
7
7
7
)
)
)
5

Advertisement

Table of Contents
loading

Table of Contents