Figure 3-28. Spi And I2C Configuration - Motorola APX 1000 Detailed Service Manual

Hide thumbs Also See for APX 1000:
Table of Contents

Advertisement

3-38
3.2.4.8.5 1-Wire
The OMAP's 1-wire line is available on the Main Board Connector J2302 pin 19. The signal is routed
through the back kit flex, keypad, front kit flex and GCAI flex.
3.2.4.8.6 USB
The OMAP CPU's USB port is routed to the side connector via J2302. The USB signals on the side
connector are illustrated in
3.2.4.8.7 UARTs
Two of OMAP's UARTs are configured for peripheral interfacing.
The four-wire UART1, which is capable of hardware flow control, is available on the side connector
for accessory devices. The signals are level translated via MAKO and routed to the side connector
via J2302.
OMAP's UART2, which is a two wire interface, capable of software flow control only, is connected to
the GPS receiver IC on the Main board.
3.2.4.8.8 CPLD (U6101)
The CoolRunner IC is a complex programmable logic device (CPLD) programmed specifically for the
APX product line. The CoolRunner IC is flash based and comes pre-programmed. It is contained in
an 8x8mm, 132 BGA package with 0.5mm ball spacing. The primary functions of the CPLD are clock
generation, GPIO expansion, SSI clock and frame sync direction control, F2 multiplexing, secure
data control, main display off-loading, and clock inversion.
An external linear regulator, U6508, supplies the CPLD's 1.875 V core voltage. The 1.875 V core
voltage is used for the CPLD's internal logic and I/O buffers. MAKO's 24.576 MHz clock source is
used by the CPLD to generate a 32.768 kHz clock for OMAP booting, real time clock/timer, and for
GPS. It is also used to generate 4.096 MHz for the MACE IC.
The CPLD is controlled through OMAP's EMIFS interface. It supports 31 configurable GPIOs. It also
supports 20 input only pins that are accessible through an EMIFS read operation. Some of the
GPIOs supported by the CPLD include GCAI_GPIO_0, F2_PARAMP_MON, and USB_CURR_LIM.
Some examples of the inputs the CPLD is programmed to support are some of the top and side
controls buttons (MON, SIDE_1 and SIDE_2) and board ID.
Figure 3-29
below shows the basic CPLD interfaces.

Figure 3-28. SPI and I2C Configuration

Figure
3-24.
Theory of Operation
: Controller

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

Apx 2000Apx 4000liApx 4000

Table of Contents