Various timing schemes are listed in Table 1.4-1, for applications depicted in
Fig.1.4-2.
A side
Equipment
clock mode
master
master
master
slave
slave
2.
System Architecture
Function Description
2.1
The core of AN-TDM-IP-1E1/2E1-A is the TDM/Packet processing unit. It
truncates E1/T1 data stream, and encapsulates the data into Ethernet packet with or
without IP headers. The packets are passed to the Ethernet switch unit via MII
interface, and are sent out through the uplink ports.
In the reverse direction, packets from the uplink ports are sent to the
TDM/Packet processing unit for reassembling the original E1/T1 data stream, and
outputting via E1/T1 interface. TDM/Packet processing unit need to process the
reassembled data to recover the E1 clock which is the key element of the device.
Very sophisticated algorithm is used to ensure that the reconstructed clock will meet
the stringent requirement of TDM applications. The most important parameters are
bit rate, jitter, wander, and signal delay.
The user can modify various operational parameters through Network
Management.
- 4 -
Manuel de l'usager du Mux IP vers 2xE1
AD-net Technology. CO LTD
Fig.1.4-2 Timing mode scheme reference diagram
Table 1.4-1 Timing mode schemes
B side
A side
Equipment
AN-TDM-IP
clock mode
Timing mode
loop back
master
adaptive
master
adaptive
loop back
slave
adaptive
adaptive
master
adaptive
slave
www.ad-net.com.tw
www.hypercable.fr
B side
AN-TDM-IP
Timing mode
loop back
Equipment A & B
clocks synchronous
adaptive
Equipment A & B
adaptive
clocks plesiochronous
adaptive
adaptive
loop back
adaptive
Note
Not allowed
Need help?
Do you have a question about the AN-TDM-IP-1E1/2E1-A and is the answer not in the manual?