Signal Description - Fujitsu MCE3064AP Product Manual

Fujitsu computer drive user manual
Table of Contents

Advertisement

4.2

Signal Description

PIN
Signal name
1
RESET-
3, 5, 7, 9, 11,
DD7-0
13, 15, 17, 18,
DD15-8
16, 14, 12, 10,
8, 6, 4
21
DMARQ
23
DIOW-
25
DIOR-
27
IORDY
28
CSEL
29
DMACK-
31
INTRQ
32
IOCS16-
36, 33, 35
DA2, 1, 0
34
PDIAG-
37
CS0-
38
SC1-
39
DASP-
2, 19, 22, 24,
Ground
26, 30, 40
4 - 4
Table 4.3
Signal description
I/O
I
Reset signal
I/O
The low-order bus is a 8-bit bidirectional bus signal for
exchanging the status, data, and control data between the
host and ODD.
The high-order bus is used for 16-bit data transfers only.
O
Data request signal for DMA transfer
I
Write strobe signal.
I
Read strobe signal
O
This is the ready signal for the host computer. The ODD
uses this signal to request an extension of the transfer cycle
when it cannot prepare a response to a data transfer request
from the host computer in time.
I
Sets the ODD to the master (device 0) or slave (device 1).
Effective by jumpering.
I
Answer signal in response to DMARQ during DMA transfer
O
Interrupt signal to the host
O
Indicates that the ODD is ready for 16-bit transfer when the
host addresses the 16-bit data port during PIO transfer.
O
Address signal used by the host to address the ODD task file
register
I/O
Used by the slave (device 1) to notify the master (device 0)
that diagnostics ended
O
Select signal used to select the command block register
O
Select signal used to select the control block register
I/O
When reset, slave (device 1) output signal indicating that the
slave (device 1) exists. Otherwise, the signal indicates that
the master (device 0) and slave (device 1) is performing
mechanical operation or a failure occurred.
-
Ground signal
C156-E142-02EN
Description

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

Mce3130apMcf3064ap

Table of Contents