Dut Configuration Registers; Dut Configuration 0 (Dutcfg0) - NXP Semiconductors QorIQ LS1028A Reference Manual

Reference design board
Hide thumbs Also See for QorIQ LS1028A:
Table of Contents

Advertisement

Qixis Programming Model
Field
Function
6
U2I reports the current 3.3V LVTTL level on the IRQ interrupt pin.
U2I
5
U2R reports the current 3.3V LVTTL level on the RST pin.
U2R
4
Reserved.
-
3-2
Manages the uBUS2 IRQ input pin:
U2IRQ
00= IRQ pin treated as active-low interrupt input.
01= IRQ pin treated as active-high interrupt input.
10= IRQ pin treated as output, asserted low.
11= IRQ pin treated as output, asserted high.
1-0
Manages the uBUS2 RST output pin:
U2RST
00= RST pin tri-stated.
01= reserved.
10= RST pin treated as output, asserted low.
11= RST pin treated as output, asserted high.

4.47 DUT Configuration Registers

This block of registers control the configuration of the DUT (Device Under Test). DUTCFG registers, unlike BRDCFG registers,
are not always driven - they are driven only during the reset configuration sampling interval (PORESET_B assertion), and remain
tri-stated thereafter. Refer to the device hardware specification for hardware pin-sampled timing parameters.

4.48 DUT Configuration 0 (DUTCFG0)

Address
Register
DUTCFG0
Function
The DUTCFG0 register is used to the RCW location setting (cfg_rcw_src).
QorIQ LS1028A Reference Design Board Reference Manual, Rev. b, 11/2018
98
Table continued from the previous page...
Offset
060h
COMPANY CONFIDENTIAL
NXP Semiconductors

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the QorIQ LS1028A and is the answer not in the manual?

Subscribe to Our Youtube Channel

Table of Contents