Foxconn 6497MB Series User Manual page 39

Table of Contents

Advertisement

Chapter 3
BIOS Description
DRAM Clock/Timing Control Menu
DDR CAS Latency (Default: SPD)
When synchronous DRAM is installed, the number of clock cycles of CAS
latency depends on the DRAM timing.
DRAM Timing Control (Default: Auto)
Selects whether DRAM timing is controlled by the SPD (Serial Presence Detect)
EEPROM on the DRAM module. Setting to "Auto" enables DRAM timings to be
determined by BIOS based on the configurations on the SPD. Selecting
"Manual" allows users to configure the DRAM timings manually. The setting
values are: Auto, Manual.
Note: The following options can be activated and configured only when this
option is set as "Manual".
RAS to CAS Delay (tRCD) (Default: Depend on memory)
It is used to set the delay time between RAS (Row Address Strobe) and CAS
(Column Address Strobe) signals. The setting values are: 2T, 3T, 4T, 5T.
Precharge Time (tRP) (Default: Depend on memory)
It is used to set the precharge time of RAS. The setting values are: 2T, 3T, 4T,
5T.
RAS to Active Time (tRCD) (Default: Depend on memory)
It is used to set the RAS to active time. The setting values are: 4T-15T.
Write Recovery Time (tWR) (Default: Depend on memory)
It is used to set the write recovery time. The setting values are: 1T, 2T, 3T, 4T,
5T, 6T.
DDR 128-Bit Access (Default: Disabled)
It is used to set whether 128-bit access is allowed or not.
32

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents