Control Block Registers; Host Commands - Fujitsu MHE2043AT Product Manual

Fujitsu computer drive user manual
Table of Contents

Advertisement

5.2.3 Control block registers

(1) Alternate Status register (X'3F6')
The Alternate Status register contains the same information as the Status register
of the command block register.
The only difference from the Status register is that a read of this register does not
imply Interrupt Acknowledge and INTRQ signal is not reset.
Bit 7
BSY
(2) Device Control register (X'3F6')
The Device Control register contains device interrupt and software reset.
Bit 7
X
- Bit 2: SRST is the host software reset bit. When this bit is set, the device is
- Bit 1: nIEN bit enables an interrupt (INTRQ signal) from the device to the

5.3 Host Commands

The host system issues a command to the device by writing necessary parameters
in related registers in the command block and writing a command code in the
Command register.
The device can accept the command when the BSY bit is 0 (the device is not in
the busy status).
The host system can halt the uncompleted command execution only at execution
of hardware or software reset.
C141-E057-01EN
Bit 6
Bit 5
Bit 4
DRDY
DF
DSC
Bit 6
Bit 5
Bit 4
X
X
held reset state. When two device are daisy chained on the interface,
setting this bit resets both device simultaneously.
The slave device is not required to execute the DASP- handshake.
host. When this bit is 0 and the device is selected, an interruption
(INTRQ signal) can be enabled through a tri-state buffer. When this
bit is 1 or the device is not selected, the INTRQ signal is in the high-
impedance state.
Bit 3
Bit 2
DRQ
0
Bit 3
Bit 2
X
X
SRST
5.3 Host Commands
Bit 1
Bit 0
0
ERR
Bit 1
Bit 0
nIEN
0
5-13

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

Mhe2064atMhf2021atMhf2043at

Table of Contents