Ddr3 Cha So-Dimm_0 - Clevo P650SG Service Manual

Table of Contents

Advertisement

Schematic Diagrams

DDR3 CHA SO-DIMM_0

Channel A SO-DIMM 0[RAM1]
D
Sheet 9 of 72
DDR3 CHA SO-
DIMM_0
C
B
VDDQ
C853
+
*330uF_2.5V_12m_6.6*6.6*4.2
VDDQ
C812
0.1u_10V_X7R_04
A
VTT_MEM
C298
10u_6.3V_X5R_06
B - 10 DDR3 CHA SO-DIMM_0
5
4
J_DIMMA_1A
4,10
M_A_A[15:0]
M_A_A0
98
A0
M_A_A1
97
A1
M_A_A2
96
A2
M_A_A3
95
A3
M_A_A4
92
A4
M_A_A5
91
A5
M_A_A6
90
A6
M_A_A7
86
A7
M_A_A8
89
A8
M_A_A9
85
A9
M_A_A10
107
A10/AP
M_A_A11
84
A11
M_A_A12
83
A12/BC#
M_A_A13
119
A13
M_A_A14
80
A14
M_A_A15
78
A15
109
4,10
M_A_BS0
BA0
108
4,10
M_A_BS1
BA1
79
4,10
M_A_BS2
BA2
114
4
M_A_CS#0
S0#
121
4
M_A_CS#1
S1#
101
4
M_A_CLK_DDR0
CK0
103
4
M_A_CLK_DDR#0
CK0#
102
4
M_A_CLK_DDR1
CK1
104
4
M_A_CLK_DDR#1
CK1#
73
4
M_A_CKE0
CKE0
74
4
M_A_CKE1
CKE1
115
4,10
M_A_CAS#
CAS#
110
4,10
M_A_RAS#
RAS#
113
4,10
M_A_W E#
WE#
CHA_SA0_DIM0
197
SA0
CHA_SA1_DIM0
201
SA1
202
10,11,12,33,43,45,50
SMB_CLK
SCL
200
10,11,12,33,43,45,50
SMB_DATA
SDA
116
4
M_A_ODT0
ODT0
120
4
M_A_ODT1
ODT1
11
DM0
28
DM1
46
DM2
63
DM3
136
DM4
153
DM5
170
DM6
187
DM7
4,10
M_A_DQS[7:0]
M_A_DQS0
12
DQS0
M_A_DQS1
29
DQS1
M_A_DQS2
47
DQS2
M_A_DQS3
64
DQS3
M_A_DQS4
137
DQS4
M_A_DQS5
154
DQS5
M_A_DQS6
171
DQS6
M_A_DQS7
188
DQS7
4,10
M_A_DQS#[7:0]
M_A_DQS#0
10
DQS0#
M_A_DQS#1
27
DQS1#
M_A_DQS#2
45
DQS2#
M_A_DQS#3
62
DQS3#
M_A_DQS#4
135
DQS4#
M_A_DQS#5
152
DQS5#
M_A_DQS#6
169
DQS6#
M_A_DQS#7
186
DQS7#
DS2SK-20401 -TR4B
6-86-24204-043
1.56A x4 (6.24 A )
+
C852
C854
C441
C442
C419
+
D03
220u_6.3V_6.3*6.3*4.2
10u_6.3V_X5R_06
10u_6.3V_X5R_06
10u_6.3V_X5R_06
330uF_2.5V_12m_6.6*6.6*4.2
C840
C814
C813
C839
C785
0.1u_10V_X7R_04
0.1u_10V_X7R_04
0.1u_10V_X7R_04
0.1u_10V_X7R_04
0.1u_10V_X7R_04
C312
C305
C302
C308
1u_6.3V_X5R_04
1u_6.3V_X5R_04
1u_6.3V_X5R_04
1u_6.3V_X5R_04
5
4
3
STD TYPE
H=4mm
M_A_DQ[63:0]
4,10
5
M_A_DQ0
DQ0
7
M_A_DQ1
DQ1
M_A_DQ3
15
DQ2
17
M_A_DQ7
DQ3
4
M_A_DQ5
DQ4
6
M_A_DQ4
DQ5
M_A_DQ2
16
DQ6
18
M_A_DQ6
DQ7
21
M_A_DQ9
DQ8
23
M_A_DQ12
DQ9
M_A_DQ15
33
DQ10
35
M_A_DQ11
DQ11
22
M_A_DQ13
DQ12
24
M_A_DQ8
3.3VS
DQ13
M_A_DQ14
34
DQ14
36
M_A_DQ10
DQ15
39
M_A_DQ16
DQ16
41
M_A_DQ21
DQ17
M_A_DQ22
51
DQ18
53
M_A_DQ23
DQ19
40
M_A_DQ17
DQ20
42
M_A_DQ20
DQ21
M_A_DQ18
50
DQ22
52
M_A_DQ19
DQ23
57
M_A_DQ25
DQ24
59
M_A_DQ30
DQ25
M_A_DQ28
3.3VS
67
DQ26
69
M_A_DQ27
DQ27
56
M_A_DQ24
DQ28
58
M_A_DQ26
DQ29
M_A_DQ29
68
DQ30
70
M_A_DQ31
3,10,11,12
DQ31
129
M_A_DQ33
DQ32
131
M_A_DQ37
DQ33
M_A_DQ38
141
DQ34
143
M_A_DQ34
10,11
DQ35
130
M_A_DQ32
DQ36
132
M_A_DQ36
DQ37
M_A_DQ39
140
DQ38
142
M_A_DQ35
DQ39
147
M_A_DQ40
DQ40
149
M_A_DQ44
DQ41
M_A_DQ47
157
DQ42
159
M_A_DQ42
DQ43
146
M_A_DQ45
DQ44
148
M_A_DQ41
DQ45
M_A_DQ43
158
DQ46
160
M_A_DQ46
3.3VS
DQ47
163
M_A_DQ53
DQ48
165
M_A_DQ52
DQ49
M_A_DQ54
175
RN1
DQ50
177
M_A_DQ50
10K_8P4R_04
DQ51
164
M_A_DQ49
1
8
CHA_SA0_DIM0
DQ52
166
M_A_DQ48
2
7
DQ53
M_A_DQ55
174
3
6
DQ54
176
M_A_DQ51
4
5
CHA_SA1_DIM0
DQ55
181
M_A_DQ61
DQ56
183
M_A_DQ60
DQ57
M_A_DQ59
191
DQ58
193
M_A_DQ63
DQ59
180
M_A_DQ56
DQ60
182
M_A_DQ57
DQ61
M_A_DQ62
192
DQ62
194
M_A_DQ58
DQ63
4
SA_DIMM_VREFDQ
C420
C788
C810
C835
C837
10u_6.3V_X5R_06
1u_6.3V_X5R_04
1u_6.3V_X5R_04
1u_6.3V_X5R_04
1u_6.3V_X5R_04
C784
C836
C809
C789
0.1u_10V_X7R_04
0.1u_10V_X7R_04
0.1u_10V_X7R_04
0.1u_10V_X7R_04
3,10,11,12,13,14,15,16,17,32,33,34,35,37,38,39,40,41,43,44,45,46,48,49,50,51,54,57
3
2
1
J_DIMMA_1B
VDDQ
75
44
VDD1
VSS16
76
48
VDD2
VSS17
81
49
VDD3
VSS18
82
54
VDD4
VSS19
87
55
VDD5
VSS20
88
60
VDD6
VSS21
93
61
VDD7
VSS22
94
65
VDD8
VSS23
99
66
VDD9
VSS24
20mils
100
71
VDD10
VSS25
105
72
VDD11
VSS26
106
127
VDD12
VSS27
C293
C292
111
128
VDD13
VSS28
112
133
VDD14
VSS29
1u_6.3V_X5R_04
0.1u_16V_Y5V_04
117
134
VDD15
VSS30
118
138
VDD16
VSS31
123
139
VDD17
VSS32
124
144
VDD18
VSS33
145
VSS34
199
150
VDDSPD
VSS35
151
VSS36
77
155
NC1
VSS37
122
156
NC2
VSS38
R145
*10K_04
125
161
NCTEST
VSS39
162
VSS40
198
167
10,11,12
TS#_DIMM0_1
EVENT#
VSS41
30
168
DDR3_DRAMRST#
RESET#
VSS42
172
VSS43
173
VSS44
MVREF_DQ_DIMMA
1
178
VREF_DQ
VSS45
126
179
SM_VREF_R
VREF_CA
VSS46
184
VSS47
185
VSS48
2
189
VSS1
VSS49
3
190
VSS2
VSS50
8
195
VSS3
VSS51
9
196
VSS4
VSS52
13
VSS5
14
VSS6
19
VSS7
VTT_MEM
20
VSS8
25
VSS9
26
203
VSS10
VTT1
31
204
VSS11
VTT2
32
VSS12
37
GND1
VSS13
G1
38
GND2
VSS14
G2
43
VSS15
CHA_SA0_DIM1
10
DS2SK-20401 -TR4B
CHA_SA1_DIM1
10
VDDQ
R409
DIMM
1K_1%_04
R412
1.8_1%_04
MVREF_DQ_DIMMA
C563
C556
0.022u_16V_X7R_04
R408
1K_1%_04
Follow HSW DG 2.2 Value
R413
24.9_1%_04
! ! ! !!DMFWP!DP/
! ! ! !!DMFWP!DP/
! ! ! !!DMFWP!DP/
Title
Title
Title
[09] DDR3 CHA SO-DIMM_0
[09] DDR3 CHA SO-DIMM_0
[09] DDR3 CHA SO-DIMM_0
3.3VS
Size
Size
Size
Document Number
Document Number
Document Number
3,6,10,11,12,52
VDDQ
6-71-P6500-D03
6-71-P6500-D03
6-71-P6500-D03
A3
A3
A3
P650SE
P650SE
P650SE
10,11,12,52
VTT_MEM
Date:
Date:
Date:
Monday, August 18, 2014
Monday, August 18, 2014
Monday, August 18, 2014
Sheet
Sheet
Sheet
9
9
9
2
1
D
C
B
10
A
Rev
Rev
Rev
D03
D03
D03
of
of
of
77
77
77

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

P651sg

Table of Contents