Download Print this page

Linear Technology LT3956 Series Manual page 15

80vin, 80vout constant-current, constant-voltage converter

Advertisement

applicaTions inForMaTion
Loop Compensation
The LT3956 uses an internal transconductance error ampli-
fier whose V
output compensates the control loop. The
C
external inductor, output capacitor and the compensation
resistor and capacitor determine the loop stability.
The inductor and output capacitor are chosen based on
performance, size and cost. The compensation resistor
and capacitor at V
are selected to optimize control loop
C
response and stability. For typical LED applications, a 4.7nF
compensation capacitor at V
sistor should always be used to increase the slew rate on
the V
pin to maintain tighter regulation of LED current dur-
C
ing fast transients on the input supply to the converter.
Board Layout
The high speed operation of the LT3956 demands careful
attention to board layout and component placement. The
exposed pads of the package are important for thermal
management of the IC. It is crucial to achieve a good electri-
cal and thermal contact between the GND exposed pad and
the ground plane of the board. To reduce electromagnetic
VIAS TO GND PLANE
VIAS TO SW PLANE
is adequate, and a series re-
C
C
R
CV
CC
R1 R2
V
IN
L1
Figure 5. Boost Converter Suggested Layout
interference (EMI), it is important to minimize the area of
the high dV/dt switching node between the inductor, SW
pin and anode of the Schottky rectifier. Use a ground plane
under the switching node to eliminate interplane coupling
to sensitive signals. The lengths of the high dI/dt traces:
1) from the switch node through the switch to PGND, and
2) from the switch node through the Schottky rectifier and
filter capacitor to PGND, should be minimized. The ground
points of these two switching current traces should come
to a common point then connect to the ground plane at the
PGND pin of the LT3956 through a separate via to Pin 12,
as shown in the suggested layout (Figure 5). Likewise, the
ground terminal of the bypass capacitor for the INTV
regulator should be placed near the GND of the IC. The
ground for the compensation network and other DC control
signals should be star connected to the GND Exposed Pad
of the IC. Do not extensively route high impedance signals
such as FB and V
Since there is a small variable DC input bias current to
the ISN and ISP inputs, resistance in series with these
pins should be minimized to avoid creating an offset in
the current sense threshold.
C
SS
C
R
T
C
36 35 34 33 32 31 30
1
28
LT3956
2
27
3
4
25
24
GND
6
23
8
21
9
20
SW
10
12 13 14 15 16 17
PGND
VIAS
C
OUT
C
OUT
CV
IN
V
PGND
IN
, as they may pick up switching noise.
C
VIA FROM V
OUT
+
VIA FROM LED
LED
3
R4
R3
M1
1
2
VIAS FROM
PGND
D1
R
S
+
LED
+
V
LED
OUT
VIA
VIA
3956 F05
LT3956
CC
3956f


Advertisement

loading
Need help?

Need help?

Do you have a question about the LT3956 Series and is the answer not in the manual?

This manual is also suitable for:

Lt3956euheLt3956iuhe