Parallel Interface Circuit; Eeprom Control Circuit - Epson LG1-1070 Service Manual

Terminal printer
Table of Contents

Advertisement

REV.-A

2.3.7 Parallel Interface Circuit

Figure 2-26 shows the parallel interface circuit in block diagram form. The data sent from the host
computer is latched within E05A50 by the STROBE signal. E05A50 outputs the BUSY signal
automatically to stop the host computer from sending the next data and then outputs the IBF signal
for the CPU. The CPU receives the IBF signal via the interrupt signal input port P82, recognizes that
the data has been received from the host computer, and reads the data that was latched in the E05A50.
Next, the CPU resets the BUSY signal so that the printer is ready to receive more data from the host
computer.
Parallel I/F
D O - 7
B U S Y
2.3.7 EEPROM
Control Circuit
Figure 2-27 shows the EEPROM control circuit in block diagram form. The EEPROM is used to hold such
information as the top-of-form position. EEPROM is non-volatile memory and information is not lost when
the printer is powered off. Since the EEPROM is a serial I/O type device, the g-bit parallel data received
from the CPU is converted to serial data by the E05A50.
D I N O - 7 D A T A O - 7 -
STB
I
I
I
I
BUSY
Figure 2-26. Parallel Interface Circuit
SDA
EEPROM (4C)
Figure 2-27. EEPROM Control Circuit
i i %
DATA BUS
S C K
SDA
2 - 2 0
D O - 7
P82
C P U (1C)
C P U (1C)

Advertisement

Table of Contents
loading

This manual is also suitable for:

Lg1-570

Table of Contents