Interrupts - Intel D845GEBV2 - OCTOBRE 2002 Manual

Hide thumbs Also See for D845GEBV2 - OCTOBRE 2002:
Table of Contents

Advertisement

Intel Desktop Board D845GEBV2/D845GERG2 Technical Product Specification

2.6 Interrupts

The interrupts can be routed through either the Programmable Interrupt Controller (PIC) or the
Advanced Programmable Interrupt Controller (APIC) portion of the ICH4 component. The PIC is
supported in Windows 98 SE and Windows ME and uses the first 16 interrupts. The APIC is
supported in Windows 2000 and Windows XP and supports a total of 24 interrupts.
Table 23.

Interrupts

IRQ
System Resource
NMI
I/O channel check
0
Reserved, interval timer
1
Reserved, keyboard buffer full
2
Reserved, cascade interrupt from slave PIC
3
COM2
4
COM1
5
LPT2 (Plug and Play option)/User available
6
Diskette drive
7
LPT1
8
Real-time clock
9
Reserved for ICH4 system management bus
10
User available
11
User available
12
Onboard mouse port (if present, else user available)
13
Reserved, math coprocessor
14
Primary IDE (if present, else user available)
15
Secondary IDE (if present, else user available)
(Note 2)
16
USB UHCI controller 1 (through PIRQA)
(Note 2)
17
AC '97 audio/modem/User available (through PIRQB)
(Note 2)
18
ICH4 USB controller 3 (through PIRQC)
(Note 2)
19
ICH4 USB controller 2 (through PIRQD)
(Note 2)
20
ICH4 LAN (optional) (through PIRQE)
(Note 2)
21
User available (through PIRQF)
(Note 2)
22
User available (through PIRQG)
(Note 2)
23
ICH4 USB 2.0 EHCI controller/User available (through PIRQH)
Notes:
1.
Default, but can be changed to another IRQ.
2.
Available in APIC mode only.
56
(Note 1)
(Note 1)
(Note 1)

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

D845gerg2Kd845gerg2pak10 - fcpga 845ge uatx ddr333

Table of Contents