ASROCK Fatal1ty X99X Killer Series User Manual page 79

Asrock fatal1ty x99x killer series motherboard user manual
Hide thumbs Also See for Fatal1ty X99X Killer Series:
Table of Contents

Advertisement

Fatal1ty X99X Killer Series
Row Precharge Time (tRP)
The number of clock cycles required between the issuing of the precharge command
and opening the next row.
RAS# Active Time (tRAS)
The number of clock cycles required between a bank active command and issuing the
precharge command.
Command Rate (CR)
The delay between when a memory chip is selected and when the first active command can
be issued.
Secondary Timing
Write Recovery Time (tWR)
The amount of delay that must elapse after the completion of a valid write operation,
before an active bank can be precharged.
Refresh Cycle Time (tRFC)
The number of clocks from a Refresh command until the first Activate command to
the same rank.
RAS to RAS Delay (tRRD)
The number of clocks between two rows activated in different banks of the same
rank.
RAS to RAS Delay (tRRD_L)
The number of clocks between two rows activated in different banks of the same
rank.
Write to Read Delay (tWTR)
The number of clocks between the last valid write operation and the next read
command to the same internal bank.
Write to Read Delay (tWTR_L)
The number of clocks between the last valid write operation and the next read command to
the same internal bank.
Read to Precharge (tRTP)
The number of clocks that are inserted between a read command to a row pre-
charge command to the same rank.
71

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

X99x killer/3.1 series

Table of Contents