Core1553 Development Kit Hardware; Core1553Brm Ip Core - Actel Core1553 User Manual

Table of Contents

Advertisement

1 – Core1553 Development Kit Hardware

Core1553BRM IP Core

Actel Core1553BRM provides a complete MIL-STD-1553B bus controller (BC), remote terminal (RT),
or bus monitor terminal (BM or MT). Core1553BRM can be configured to provide all three 1553
functions or any combination thereof. The core is supported in all recent Actel flash, antifuse, and
radiation-tolerant product families. A typical system implementation using Core1553BRM is shown
in
Figure
1-1.
Memory
Master
CPU
Figure 1-1 • Typical Core1553 Application
A typical Core1553BRM system requires a connection to an external CPU, used to set up the core
registers and initialize the data tables in memory. To facilitate system integration, Core153BRM is
register-compatible with the SUMMIT
The external memory block is used to store the received and transmitted data. This memory can be
internal or external to the FPGA, depending upon the family targeted. The core interfaces to the
1553 bus through an external 1553 transceiver and transformer.
Core1553BRM is available in the following versions:
An evaluation version that allows core simulation with Actel Libero IDE or ModelSim
An obfuscated version that provides obfuscated RTL and precompiled testbenches.
An RTL version with full access to the source code.
Refer to the
Core1553BRM Handbook
1553B
Encoders
and
Decoders
Glue
Logic
Protocol
Controller
Core1553BRM
Actel FPGA
TM
family of 1553B devices from Aeroflex
for more information.
Pulse
Transformer
Transceiver
Not Included
Pulse
Transformer
®
.
®
.
9

Advertisement

Table of Contents
loading

Table of Contents