Pioneer PDP-434CMX Service Manual page 184

Hide thumbs Also See for PDP-434CMX:
Table of Contents

Advertisement

1
Configuration Pins
Pin Name
No.
A
MODE
99
OCK_INV
100
SCL
B
PIXS
4
STAG_OUT#
7
I2C_MODE#
ST
3
SDA
C
HS_DJTR
1
Power Management Pins
Pin Name
No.
SCDT
8
D
PDO#
9
PD#
2
Power and Ground Pins
E
Pin Name
VCC
GND
OVCC
18, 29, 43, 57, 78
OGND
19, 28, 45, 58, 76
AVCC
82, 84, 88, 95
AGND
79, 83, 87, 89, 92
PVCC
PGND
F
184
1
2
Type
Mode Select Pin. Used to select between drop-in strap-selected operation, or register
programmable operation. To activate register-programmable operation, tie both pin 99 and pin 7
In
LOW.
HIGH=161B (Compatible) Mode – strap selections are used to set part operation. Internal
registers controlling non strap-selectable functions are reset to their default values.
LOW=1161 (Programmable) Mode – I
ODCK Polarity. A LOW level selects normal ODCK output. A HIGH level selects inverted
ODCK output. All other output signals are unaffected by this pin. They will maintain the same
timing no matter the setting of OCK_INV pin
In
2
I
C Port Clock. When pins 99 and 7 are tied LOW, pin 100 functions as an I
The slave I
C function does not ever try to extend cycles by pulling this pin low, so the pin
2
remains input-only at all times. This pin accepts 3.3V signaling only; it is not 5V-tolerant.
Pixel Select. A LOW level indicates one pixel (up to 24-bits) per clock mode using QE[23:0].
In
A HIGH level indicates two pixels (up to 48-bits) per clock mode using QE[23:0] for first pixel
and QO[23:0] for second pixel.
Staggered Output. A HIGH level selects normal simultaneous outputs on all odd and even data
lines. A LOW level selects staggered output drive. This function is only available in two pixels per
In
clock mode.
This pin must be tied LOW to put the receiver into I
Output Drive. A HIGH level selects HIGH output drive strength. A LOW level selects LOW output
drive strength.
In/Out
2
I
C Port Data. When pins 99 and 7 are tied LOW, pin 3 functions as an I
This pin accepts 3.3V signaling only; it is not 5V-tolerant.
HSYNC De-jitter. This pin enables/disables the HSYNC de-jitter function. To enable the HSYNC
In
de-jitter function this pin should be HIGH. To disable the HSYNC de-jitter function this pin should
be LOW.
Type
Sync Detect. A HIGH level is outputted when DE is actively toggling indicating that the link is
alive. A LOW level is outputted when DE is inactive, indicating the link is down. Can be
Out
connected to PDO# to power down the outputs when DE is not detected. The SCDT output itself,
however, remains in the active mode at all times.
Output Driver Power Down (active LOW). A HIGH level indicates normal operation. A LOW level
puts all the output drivers only (except SCDT and CTL1) into a high impedance (tri-state) mode.
In
A weak internal pull-down device brings each output to ground. PDO# is a sub-set of the PD#
description. The chip is not in power-down mode with this pin. SCDT and CTL1 are not tri-stated
by this pin.
Power Down (active LOW). A HIGH level indicates normal operation. A LOW level indicates
power down mode. During power down mode, all the output drivers are put into a high
impedance (tri-state) mode. A weak internal pull-down device brings each output to ground.
In
Additionally, all analog logic is powered down, and all inputs are disabled. Driving PD# LOW
disables all internal logic and outputs, including SCDT and clock detect functions; it also resets
all internal programmable registers to their default states.
No.
Type
6, 38, 67
Power
Digital Core VCC, must be set to 3.3V.
5, 39, 68
Ground
Digital Core GND.
Power
Output VCC, must be set to 3.3V.
Ground
Output GND.
Power
Analog VCC must be set to 3.3V.
Ground
Analog GND.
97
Power
PLL Analog VCC must be set to 3.3V.
98
Ground
PLL Analog GND.
PDP-504CMX/1
2
3
Function
C registers are used to program part operation.
2
2
C mode.
Function
Function
3
4
2
C port input clock.
2
C port data I/O signal.
4

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

Pdp-504cmx

Table of Contents