Hitachi DV-P303U Service Manual page 63

Hide thumbs Also See for DV-P303U:
Table of Contents

Advertisement

Circuit Descriptions
6-5 DVD Data Processor
6-5-1 Outline
DIC1(KS1453) performs Sync detection, EFM demodulation and error correction and Spindle motor control (CLV
control) after inputting sliced EFM signal of RF signal at disc playback and EFM read clock (PLCK) signal
generated from PLL. Outputs data which converted to the last audio and video from A/V decoder (ZIC1). KS1453
uses external memory(4M DRAM) as buffer as well as for error correction and carries out Variable Bit Rate transfer
function. VBR function uses the external buffer as buffer to absorb the difference of transfer rate occurring because
the transfer rate of disc playback is faster than data transfer rate demanded by A/V decoder(Video/Audio Signal
Process Chip).
In case of general disc refresh, the memory is almost filled up periodically. It is because Write rate to memory after
disc playback and signal process is faster than Read of A/V decoder. When the memory is filled, this status is
reported by interrupt to main micom, which controls the servo to kick back the pick-up to the previous track after
memorizing the last data read from disc until now. It takes some times to jump to the previous track and return to
the original(jump location) again. The memory will have an empty space because A/V decoder reads out data of
memory.
When the memory has an empty space, where data can be processed and written and the pick-up correctly gets to
the original location(before kick back location) again, it reads data again avoids the interrupt of data read
previously. The basic operation repeats to perform as described above.
6-5-2 Block Diagram
DIC2 (KM416C254)
D
1
5 .
.
0
D
D
1
5 .
.
0
116
EFM
EFMI
PLCK
104
PLCK
DIC1
(KS1453)
MDP
109
MDS
110
ZIRQZD(126)
6-14
A
8 .
R
C
.
A
A
W
O
0
S
S
E
E
D
Z
Z
Z
Z
14
A
R
C
W
O
D
A
A
E
E
95
R
S
S
O
O
8 .
.
0
SDATA[7..0]
69
CSTROBE
70
DATREQ
58
DATACK
71
DTER
MDAT[7:0]
MRZA(3)
ZCS(2)
MWR(128)
MRD(127)
1WAIT
INT7(ZIRQZD)
MAD[7..0]
INT8(/DVDINT)
HA[10..8]
*WR(89)
*RD(88)
HA0
MIC1 TMP95C265F
Fig. 6-19
CLOCK 27MHz
CLOCK 33.8688MHz
CLOCK 27MHz
159
DVD-D[7..0]
zIC1
173
VSTROBE
(ZiVA4.1)
172
REQUEST
171
HDATA[7..0]
DACK
HADDR[2..0]
174
*ERR
/CS
/RD
/WR
/INT
ZWAIT

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

Dv-p305u

Table of Contents