Ehpi Multiplexed Memory (Hpid) Access Write Timings With Autoincrement - Texas Instruments TMS320VC5509 Data Manual

Fixed-point digital signal processor
Hide thumbs Also See for TMS320VC5509:
Table of Contents

Advertisement

HCS
HAS
HDS
H9
HR/W
HBE[1:0]
HCNTL[1:0]
Valid (01)
HPI.HD[15:0]
(Write)
HRDY
HPIA
Contents
HPID
Contents
NOTES: A. During autoincrement mode, although the EHPI internally increments the memory address, reads of the HPIA register by the
host will always indicate the base address.
B. The falling edge of HCS must occur concurrent with or before the falling edge of HDS. The rising edge of HCS must occur
concurrent with or after the rising edge of HDS. If HDS1 and/or HDS2 are tied permanently active and HCS is used as a strobe,
the timing requirements shown for HDS apply to HCS. Operation with HCS as a strobe is not recommended.
Figure 5−33. EHPI Multiplexed Memory (HPID) Access Write Timings With Autoincrement
April 2001 − Revised January 2008
H1
H2
H5
H10
H3
H4
H7
Write Data
H19
n
d(n)
H6
Valid (01)
H8
H20
n+1
d(n+1)
Electrical Specifications
Write Data
H20
H19
n+2
d(n+2)
SPRS163H
111

Advertisement

Table of Contents
loading

Table of Contents