Serial Mode Register (Smr); Table 10.2-1 Selection Of Uart Operation Modes - Fujitsu MB91F109 FR30 Hardware Manual

Fr30 series 32-bit microcontroller
Table of Contents

Advertisement

CHAPTER 10 UART

10.2 Serial Mode Register (SMR)

The serial mode register (SMR) specifies the UART operation mode.
Set the operation mode while UART operation is stopped. Do not write to the register
during UART operation.
Configuration of Serial Mode Register (SMR)
The configuration of the serial mode register (SMR) is shown below:
SMR
00001F
Address: 000023
000027
Bit Functions of Serial Mode Register (SMR)
[bit 7, 6] MD1, MD0 (MoDe select)
These bits select the UART operation mode.

Table 10.2-1 Selection of UART Operation Modes

Mode
MD1
0
0
1
0
2
1
1
<Note>
In CLK asynchronous multiprocessor mode (mode 1), multiple slave CPUs are connected to
one host CPU. This resource cannot recognize the format of received data and thus supports
only the master in multiprocessor mode.
Since the parity check function cannot be used, set PEN of the SCR register to "0".
[bit 5, 4] (reserved)
Always set these bits to "1".
[bit 3] CS0 (Clock Select)
This bit selects the UART operating clock.
0: Built-in timer (U-TIMER) (Initial value)
1: External clock
[bit 2] (reserved)
Always set this bit to "0".
248
7
6
5
H
MD1
MD0
H
H
R/W
R/W
MD0
0
Asynchronous (start-stop) normal mode (Initial value)
1
Asynchronous (start-stop) multiprocessor mode
0
CLK synchronous mode
1
Reserved
4
3
2
1
CS0
SCKE SOE
W
R/W
Operating mode
0
Initial value
00--0-00
B
R/W

Advertisement

Table of Contents
loading

This manual is also suitable for:

Mb91f109

Table of Contents