Fujitsu MHT2020AT Product Manual page 96

Fujitsu computer drive user manual
Table of Contents

Advertisement

Interface
At command completion (I/O registers contents to be read)
1F7
(ST)
H
1F6
(DH)
H
1F5
(CH)
H
1F4
(CL)
H
1F3
(SN)
H
1F2
(SC)
H
1F1
(ER)
H
*1
If the command is terminated due to an error, the remaining number of
sectors for which data was not transferred is set in this register.
(3) READ DMA (X'C8' or X'C9')
This command operates similarly to the READ SECTOR(S) command except for
following events.
The data transfer starts at the timing of DMARQ signal assertion.
The device controls the assertion or negation timing of the DMARQ signal.
The device posts a status as the result of command execution only once at
completion of the data transfer.
When an error, such as an unrecoverable medium error, that the command
execution cannot be continued is detected, the data transfer is stopped without
transferring data of sectors after the erred sector. The device generates an
interrupt using the INTRQ signal and posts a status to the host system. The
format of the error information is the same as the READ SECTOR(S) command.
In LBA mode
The logical block address is specified using the start head No., start cylinder No.,
and first sector No. fields. At command completion, the logical block address of
the last sector and remaining number of sectors of which data was not transferred,
like in the CHS mode, are set.
The host system can select the DMA transfer mode by using the SET FEATURES
command.
Multiword DMA transfer mode 0 to 2
Ultra DMA transfer mode 0 to 5
5-22
Status information
x
L
x
DV
End cylinder No. [MSB] / LBA
End cylinder No. [LSB] / LBA
End sector No. / LBA [LSB]
(*1)
00
Error information
End head No. / LBA [MSB]
C141-E192-01EN

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

Mht2060atMht2030atMht2080atMht2040at

Table of Contents