Motorola MPC505EVB User Manual page 52

Table of Contents

Advertisement

SUPPORT INFORMATION
Table 4-8. P8 Expansion Connector Pin Assignments (continued)
Pin
Mnemonic
A-21
NC
A-22
ARETRY*
A-23
BG*
A-24
BR*
A-25
BB*
A-26
RESET*
A-27
SRESET*
A-28, A-29
VFLS1,
VFLS0
A-30
DSDI
A-31
DSCK
A-32
DSDO
B-1, B-2
V3.3
B-3 B-29
GND
B-30 B-32
VCC
C-1, C-2
V3.3
C-3
BDIP*
4-10
Not Connected
ADDRESS PHASE RETRY – An active-low input signal that indicates
the master needs to retry its address phase.
BUS GRANT – Active-low input signal that indicates that an external
device has assumed control of the bus.
BUS REQUEST – Active-low input signal that indicates that an external
device requests bus mastership.
BUS BUSY – Active-low, bi-directional signal asserted by the current
master that indicates that the bus is in use.
RESET – Active-low, input signal that resets the MPC505 MCU.
SYSTEM RESET – Active-low, MPC505 MCU output signal that resets
the EVB.
VISIBILITY FLUSH – History buffer flush status bits that indicate how
many instructions are flushed from the history buffer during the current
clock cycle. Also indicates the freeze state.
DEVELOPMENT SERIAL DATA IN – Serial data input signal for debug
mode.
DEVELOPMENT SERIAL CLOCK – Serial input clock for background
debug mode.
DEVELOPMENT SERIAL DATA OUT – Serial data output signal for
debug mode.
+3.3 VDC POWER – Voltage generated by the on-board voltage
converter for use by the MPC505 MCU logic circuits.
GROUND
+5 VDC POWER – Input voltage (+5 Vdc @ 2.0 A) used by the EVB
logic circuits.
+3.3 VDC POWER – Voltage generated by the on-board voltage
converter for use by the MPC505 MCU logic circuits.
BURST DATA IN PROGRESS – An active-low output signal that
indicates the data beat in front of the current one is needed by the
master.
Signal
MPC505EVBUM/D

Advertisement

Table of Contents
loading

Table of Contents