Counter 0 Gate Signal - National Instruments NI 6711 User Manual

Daq analog output series
Hide thumbs Also See for NI 6711:
Table of Contents

Advertisement

Chapter 5
Counters

Counter 0 Gate Signal

Analog Output Series User Manual
Figure 5-3 shows the timing requirements for the Ctr0Source signal.
t w
Figure 5-3. Ctr0Source Timing Requirements
The maximum allowed frequency is 20 MHz, with a minimum pulse width
of 10 ns high or low. There is no minimum frequency.
For most applications, unless you select an external source, the
20MHzTimebase signal or the 100kHzTimebase signal generates the
Ctr0Source signal.
You can select any PFI as well as many other internal signals like the
Counter 0 Gate (Ctr0Gate) signal. The Ctr0Gate signal is configured in
edge-detection or level-detection mode depending on the application
performed by the counter. The gate signal can perform many different
operations including starting and stopping the counter, generating
interrupts, and saving the counter contents.
You can export the gate signal connected to Counter 0 to the PFI 9/CTR 0
GATE pin, even if another PFI is inputting the Ctr0Gate signal. This output
is set to high-impedance at startup.
t p
t w
t p = 50 ns minimum
t w = 10 ns minimum
5-4
ni.com

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

Ni 6722Ni 6723Ni 6731Ni 6733Ni 6713Daqcard-6715

Table of Contents