SOYO SY-6VBA 133 User Manual page 72

Pentium iii, pentium ii & celeron processor supported apollo pro133 agp/pci motherboard 66/100/133 mhz front side bus supported atx form factor
Hide thumbs Also See for SY-6VBA 133:
Table of Contents

Advertisement

BIOS Setup Utility
CHIPSET FEATURES SETUP
CHIPSET
FEATURES
DRAM Timing
Memory Hole
Read Around
Write
Concurrent
PCI/Host
System BIOS
Cacheable
Video RAM
Cacheable
Setting
Description
SDRAM 10ns
SDRAM 8ns
Normal
Medium
Fast
Turbo
Disabled
15M -16M Some interface cards will map
their ROM address to this area.
If this occurs, select 15M –
16M in this field.
Disabled
DRAM optimization feature:
If a memory read is addressed
Enabled
to a location whose latest write
is being held in a buffer before
being written to memory, the
read is satisfied through the
buffer contents, and the read is
not sent to the DRAM.
Disabled
When disabled, CPU bus will
be occupied during the entire
PCI operation period.
Enabled
Disabled
Selecting Enabled allows
caching of the system BIOS
Enabled
ROM at F0000h-FFFFFh,
resulting in better system
performance. However, if any
program writes to this memory
area, a system error may result.
Disabled
Enabled
The ROM area A0000-BFFFF
is cacheable.
68
Choose DRAM Timing
SY-6VBA 133
Note
Default
Default
Default
Default
Default
Default

Advertisement

Table of Contents
loading

Table of Contents